UM10503
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
User manual
Rev. 1.3 — 6 July 2012
10 of 1269
NXP Semiconductors
UM10503
Chapter 1: Introductory information
1.5 Block diagram (flashless parts)
AES is supported for LPC43Sxx parts only.
Fig 1.
LPC43xx Block diagram (flashless parts)
ARM
CORTEX-M4
TEST/DEBUG
INTERFACE
I-code bus
D-code bus
system bus
GPDMA
LCD
(1)
SD/
MMC
ETHERNET
(1)
10/100
MAC
IEEE 1588
HIGH-SPEED
USB0
(1)
HOST/
DEVICE/OTG
HIGH-SPEED
USB1
(1)
HOST/DEVICE
EMC
HIGH-SPEED PHY
32 kB AHB SRAM
16 +16 kB AHB SRAM
SPIFI
AES
HS GPIO
SPI
SGPIO
SCT
64 kB ROM
I
2
C0
I
2
S0
I
2
S1
C_CAN1
MOTOR
CONTROL
PWM
(1)
TIMER3
TIMER2
USART2
USART3
SSP1
RI TIMER
QEI
(1)
GIMA
BRIDGE 0
BRIDGE 1
BRIDGE 2
BRIDGE 3
BRIDGE
AHB MULTILAYER MATRIX
LPC4350/30/20/10
128 kB LOCAL SRAM
72 kB LOCAL SRAM
10-bit ADC0
10-bit ADC1
C_CAN0
I
2
C1
10-bit DAC
BRIDGE
RGU
CCU2
CGU
CCU1
ALARM TIMER
CONFIGURATION
REGISTERS
OTP MEMORY
EVENT ROUTER
POWER MODE CONTROL
12 MHz IRC
RTC POWER DOMAIN
BACKUP REGISTERS
RTC OSC
RTC
002aaf772
slaves
slaves
masters
ARM
CORTEX-M0
TEST/DEBUG
INTERFACE
= connected to GPDMA
GPIO
INTERRUPTS
GPIO GROUP0
INTERRUPT
GPIO GROUP1
INTERRUPT
WWDT
USART0
UART1
SSP0
TIMER0
TIMER1
SCU