XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
V
LIST OF FIGURES
Figure 1.: XRT86VL38 8-channel DS1 (T1/E1/J1) Framer/LIU Combo ............................................................................. 1
Figure 2.: Simplified Block Diagram of the Microprocessor Interface Block .................................................................... 52
Figure 3.: Intel µP Interface Signals During Read Operations ......................................................................................... 55
Figure 4.: Intel µP Interface Signals During Write Operations ......................................................................................... 56
Figure 5.: Intel µP Interface Timing During Programmed I/O Read and Write Operations .............................................. 57
Figure 6.: Motorola Asynchronous Mode Interface Signals During Read Operations ..................................................... 59
Figure 7.: Motorola Asychronous Mode Interface Signals During Write Operations ........................................................ 61
Figure 8.: Motorola Asychronous Mode Interface Signals During Programmed I/O Read and Write Operations ........... 61
Figure 9.: Power PC Mode Interface Signals During Read Operations ........................................................................... 64
Figure 10.: Power PC Mode Interface Signals During Write Operations ......................................................................... 66
Figure 11.: DMA Mode for the XRT86VL38 and a Microprocessor ................................................................................. 67
Figure 12.: LIU Transmit Connection Diagram Using Internal Termination ................................................................... 307
Figure 13.: LIU Receive Connection Diagram Using Internal Termination ................................................................... 307
Figure 14.: Simplified Block Diagram of the Transmit Interface for 1:1 and 1+1 Redundancy ...................................... 308
Figure 15.: Simplified Block Diagram of the Receive Interface for 1:1 and 1+1 Redundancy ....................................... 309
Figure 16.: Simplified Block Diagram of a Non-Intrusive Monitoring Application ........................................................... 310
Figure 17.: Transmit T1/E1 Serial PCM Interface .......................................................................................................... 311
Figure 18.: Receive T1/E1 Serial PCM Interface ........................................................................................................... 311
Figure 19.: T1 Fractional Interface ................................................................................................................................. 312
Figure 20.: T1/E1 Time Slot Substitution and Control .................................................................................................... 313
Figure 21.: Robbed Bit Signaling / CAS Signaling ......................................................................................................... 314
Figure 22.: ESF / CAS External Signaling Bus .............................................................................................................. 314
Figure 23.: SF / SLC-96 or 4-code Signaling in ESF / CAS External Signaling Bus ...................................................... 315
Figure 24.: T1/E1 Overhead Interface ........................................................................................................................... 315
Figure 25.: T1 External Overhead Datalink Bus ............................................................................................................ 316
Figure 26.: E1 Overhead External Datalink Bus ............................................................................................................ 316
Figure 27.: Simplified Block Diagram of the Framer Bypass Mode ............................................................................... 317
Figure 28.: T1 High-Speed Non-Multiplexed Interface ................................................................................................... 318
Figure 29.: E1 High-Speed Non-Multiplexed Interface .................................................................................................. 318
Figure 30.: Transmit High-Speed Bit Multiplexed Block Diagram .................................................................................. 319
Figure 31.: Receive High-Speed Bit Multiplexed Block Diagram ................................................................................... 319
Figure 32.: Simplified Block Diagram of Local Analog Loopback .................................................................................. 320
Figure 33.: Simplified Block Diagram of Remote Loopback ........................................................................................... 320
Figure 34.: Simplified Block Diagram of Digital Loopback ............................................................................................. 321
Figure 35.: Simplified Block Diagram of Dual Loopback ................................................................................................ 321
Figure 36.: Simplified Block Diagram of the Framer Remote Line Loopback ................................................................ 322
Figure 37.: Simplified Block Diagram of the Framer Local Loopback ............................................................................ 322
Figure 38.: HDLC Controllers ......................................................................................................................................... 323
Figure 39.: LAPD Frame Structure ................................................................................................................................ 326
Figure 40.: Block Diagram of the DS1 Transmit Overhead Input Interface of the XRT86VL38 ..................................... 332
Figure 41.: DS1 Transmit Overhead Input Interface Timing in ESF Framing Format mode .......................................... 334
Figure 42.: DS1 Transmit Overhead Input Timing in N or SLC®96 Framing Format Mode .......................................... 335
Figure 43.: DS1 Transmit Overhead Input Interface module in T1DM Framing Format mode ...................................... 335
Figure 44.: Block Diagram of the DS1 Receive Overhead Output Interface of XRT86VL38 ......................................... 336
Figure 45.: DS1 Receive Overhead Output Interface module in ESF framing format mode ......................................... 338
Figure 46.: DS1 Receive Overhead Output Interface Timing in N or SLC®96 Framing Format mode .......................... 339
Figure 47.: DS1 Receive Overhead Output Interface Timing in T1DM Framing Format mode ..................................... 340
Figure 48.: Block Diagram of the E1 Transmit Overhead Input Interface of XRT86VL38 .............................................. 340
Figure 49.: E1 Transmit Overhead Input Interface Timing ............................................................................................. 342
Figure 50.: Block Diagram of the E1 Receive Overhead Output Interface of XRT86VL38 ............................................ 343
Figure 51.: E1 Receive Overhead Output Interface Timing ........................................................................................... 344
Figure 52.: TAOS (Transmit All Ones) ........................................................................................................................... 345
Figure 53.: Simplified Block Diagram of the ATAOS Function ....................................................................................... 345
Figure 54.: Network Loop Up Code Generation ............................................................................................................. 345
Figure 55.: Network Loop Down Code Generation ........................................................................................................ 346
Figure 56.: Long Haul Line Build Out with -7.5dB Attenuation ....................................................................................... 346
Figure 57.: Long Haul Line Build Out with -15dB Attenuation ........................................................................................ 347
Figure 58.: Long Haul Line Build Out with -22.5dB Attenuation ..................................................................................... 347