xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
130
T
ABLE
46: P
ERFORMANCE
R
EPORT
C
ONTROL
R
EGISTER
R
EGISTER
29 - T1
P
ERFORMANCE
R
EPORT
C
ONTROL
(PRCR) H
EX
A
DDRESS
: 0
X
n11D
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
LBO_ADJ_ENB
R/W
0
Transmit Line Build Out Auto Adjustment:
This READ/WRITE bit-field is used to enable or disable the transmit
line build out auto adjustment feature. When the transmitter of the
device is sending AIS condition, the transmit line build out will auto-
matically be adjust to one setting lower if this feature is enabled.
(Please refer to the EQC[4:0] bits in register 0x0Fn0 for different set-
tings of Transmit Line Build Out). This feature is designed to save
power when an AIS signal is being transmitted.
1 - Setting this bit to ‘1’ will enable transmit line build out auto adjust-
ment feature.
0 - Setting this bit to ‘0’ will disable transmit line build out auto
adjustment feature.
N
OTE
: This feature is only available for T1 and E1 short haul appli-
cations.
6
RLOS_OUT_ENB
R/W
1
RLOS Output Enable:
This READ/WRITE bit-field is used to enable or disable the Receive
LOS (RLOS_n) output pins.
0 - Setting this bit to ‘0’ will disable the RLOS output pin.
1 - Setting this bit to ‘1’ will enable the RLOS output pin.
[5-2] Reserved
-
-
Reserved.
[1:0] APCR
R/W
00
Automatic Performance Control/Response Report
These READ/WRITE bit-fields automatically generates a summary
report of the PMON status so that it can be inserted into an out
going LAPD message. Automatic performance report can be gener-
ated every time these bits transition from ‘b00’ to ‘b01‘or automati-
cally every one second. The table below describes the different
APCR[1:0] bits settings.
APCR[1:0]
S
OURCE
FOR
R
ECEIVE
D/E T
IMESLOTS
00
No performance report issued
01
Single performance report is issued when
these bits transitions from ‘b00’ to b’01’.
10
Automatically issues a performance report
every one second
11
No performance report issued