![Exar XRT86VL38 Manual Download Page 36](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858036.webp)
XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
25
RxOHCLK0
RxOHCLK1
RxOHCLK2
RxOHCLK3
RxOHCLK4
RxOHCLK5
RxOHCLK6
RxOHCLK7
B9
D16
E21
G24
Y22
AF17
AE13
AE7
F11
D14
A21
E22
V19
AA14
AB10
Y6
O
Receive OH Serial Clock Output Signal
This pin, along with the RxOHn pins functions as the Receive Over-
head Output Interface for the XRT86VL38 device.
DS1 Mode
If the RxOH pins have been configured to be the destination for the
Facility Data Link bits, then the framer will provide a clock edge for
each Data Link Bit. In DS1 ESF mode, the RxOHCLK can either be
a 2kHz or 4kHz output signal depending on the selection of Receive
Data Link Bandwidth (RxDLBW[1:0] bits from register location -
0xn10C).
If RxDLBW[1:0] is set to ‘00’, RxOHCLKn will be a 4kHz clock signal
which rising edge happens on every DS1 frame.
If RxDLBW[1:0] is set to ‘01’, RxOHCLKn will be a 2kHz clock signal
which rising edge happens on every other odd frames starting from
frame 1 (i.e. Frames 1,5,9...etc).
If RxDLBW[1:0] is set to ‘10’, RxOHCLKn will be a 2kHz clock signal
which rising edge happens on every other odd frames starting from
frame 3 (i.e. Frames 3,7,11...etc).
The framer will provide the data link bits on the RxOHn pins upon the
rising edge of this clock signal. The Data Link Equipment can latch
out the contents on RxOH on the falling edge of RxOHCLK.
E1 Mode
The framer will provide a clock edge for each National Bit (Sa bits)
that is configured to carry data link information.
Users can select which National Bits (Sa bits) will be used to carry
data link information by programming to the RxSa8ENB-RxSa4ENB
bits (Bits 7-3 from Register location -0xn10C)
TRANSMIT AND RECEIVE OVERHEAD INTERFACE
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION