XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
81
T
ABLE
14: G
ENERAL
P
URPOSE
I
NPUT
/O
UTPUT
1 C
ONTROL
R
EGISTER
R
EGISTER
2
B
G
ENERAL
P
URPOSE
I
NPUT
/O
UTPUT
1 C
ONTROL
R
EGISTER
(GPIOCR1) H
EX
A
DDRESS
: 0
X
4102
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
GPIO1_3DIR
R/W
0
GPIO1_3 Direction
This READ/WRITE bit-field permits the user to define the General Pur-
pose I/O Pin, GPIO1_3 as either in Input pin or an Output pin, as
described below.
0 – Configures GPIO1_3 to function as an input pin.
1 – Configures GPIO1_3 to function as an output pin.
1.
If GPIO1_3 is configured to function as an input pin, then the
user can monitor the state of this input pin by reading out the
state of Bit 3 (GPIO1_3) within this register.
2.
If GPIO1_3 is configured to function as an output pin, then the
user can control the state of this output pin by writing the appro-
priate value into Bit 3 (GPIO1_3) within this register.
6
GPIO1_2DIR
R/W
0
GPIO1_2 Direction
This READ/WRITE bit-field permits the user to define the General Pur-
pose I/O Pin, GPIO1_2 as either in Input pin or an Output pin, as
described below.
0 – Configures GPIO1_2 to function as an input pin.
1 – Configures GPIO1_2 to function as an output pin.
1.
If GPIO1_2 is configured to function as an input pin, then the
user can monitor the state of this input pin by reading out the
state of Bit 3 (GPIO1_2) within this register.
2.
If GPIO1_2 is configured to function as an output pin, then the
user can control the state of this output pin by writing the
appropriate value into Bit 3 (GPIO1_2) within this register.
5
GPIO1_1DIR
R/W
0
GPIO1_1 Direction
This READ/WRITE bit-field permits the user to define the General Pur-
pose I/O Pin, GPIO1_1 as either in Input pin or an Output pin, as
described below.
0 – Configures GPIO1_1 to function as an input pin.
1 – Configures GPIO1_1 to function as an output pin.
1.
If GPIO1_1 is configured to function as an input pin, then the
user can monitor the state of this input pin by reading out the
state of Bit 3 (GPIO1_1) within this register.
2.
If GPIO1_1 is configured to function as an output pin, then the
user can control the state of this output pin by writing the appro-
priate value into Bit 3 (GPIO1_1) within this register.