XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
215
3
E1/T1
LCV Int Status
RUR/
WC
0
Line Code Violation Interrupt Status
.
This Reset-Upon-Read bit field indicates whether or not the
Receive T1/E1 LIU block has detected a Line Code Violation inter-
rupt since the last read of this register.
0 = Indicates that the Line Code Violation interrupt has not
occurred since the last read of this register.
1 = Indicates that the Line Code Violation interrupt has occurred
since the last read of this register.
2
E1/T1
Rx Red Alarm
Status
RUR/
WC
0
Change in Receive Red Alarm Condition Interrupt Status
.
This Reset-Upon-Read bit field indicates whether or not the
“Change in Receive Red Alarm Condition” interrupt has occurred
since the last read of this register.
If this interrupt is enabled, then the Receive T1/E1 Framer block
will generate an interrupt in response to either one of the following
conditions.
1.
Whenever the Receive T1/E1 Framer block declares the
Red Alarm condition.
2.
Whenever the Receive T1/E1 Framer block clears the Red
Alarm condition
0 = Indicates that the “Change in Receive Red Alarm condition”
interrupt has not occurred since the last read of this register
1 = Indicates that the “Change in Receive Red Alarm condition”
interrupt has occurred since the last read of this register
T
ABLE
127: A
LARM
& E
RROR
I
NTERRUPT
S
TATUS
R
EGISTER
R
EGISTER
529 A
LARM
& E
RROR
I
NTERRUPT
S
TATUS
R
EGISTER
(AEISR) H
EX
A
DDRESS
: 0
X
nB02
B
IT
M
ODE
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION