XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
201
.
T
ABLE
108: PMON T1/E1 R
ECEIVE
F
RAMING
A
LIGNMENT
B
IT
E
RROR
C
OUNTER
R
EGISTER
510 PMON R
ECEIVE
F
RAMING
A
LIGNMENT
E
RROR
C
OUNTER
LSB (RFAECL) H
EX
A
DDRESS
: 0
X
n903
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RFAEC[7]
RUR
0
Performance Monitor “Receive Framing Alignment Error
Counter” - Lower Byte:
These RESET-upon-READ bits, along with that within the “PMON
Receive Framing Alignment Error Counter Register MSB” combine
to reflect the cumulative number of instances that the Receive
Framing Alignment errors has been detected by the Receive DS1/
E1 Framer block since the last read of this register.
This register contains the Least Significant byte of this 16-bit of the
Receive Framing Alignment Error counter.
6
RFAEC[6]
RUR
0
5
RFAEC[5]
RUR
0
4
RFAEC[4]
RUR
0
3
RFAEC[3]
RUR
0
2
RFAEC[2]
RUR
0
1
RFAEC[1]
RUR
0
0
RFAEC[0]
RUR
0
T
ABLE
109: PMON T1/E1 R
ECEIVE
S
EVERELY
E
RRORED
F
RAME
C
OUNTER
R
EGISTER
511 PMON R
ECEIVE
S
EVERELY
E
RRORED
F
RAME
C
OUNTER
(RSEFC) H
EX
A
DDRESS
: 0
X
n904
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RSEFC[7]
RUR
0
Performance Monitor - Receive Severely Errored frame Counter
(8-bit Counter)
These Reset-Upon-Read bit fields reflect the cumulative number of
instances that Receive Severely Errored Frames have been
detected by the DS1/E1 Framer since the last read of this register.
in T1 mode, Severely Errored Frame is defined as having framing bit
errors in contiguous windows. In T1 SF mode, SEF is defined if Ft
bits have been received consecutively in errors for 0.75ms or 6 SF
frames. In T1 ESF mode, SEF is defined if FPS bit have been
received consecutively in errors for 3 ms or 24 ESF frames.
In E1 mode, Severely Errored Frame is defined as the occurrence of
two consecutive errored frame alignment signals without causing
loss of frame condition.
6
RSEFC[6]
RUR
0
5
RSEFC[5]
RUR
0
4
RSEFC[4]
RUR
0
3
RSEFC[3]
RUR
0
2
RSEFC[2]
RUR
0
1
RSEFC[1]
RUR
0
0
RSEFC[0]
RUR
0