XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
137
4
TxFr1544
R/W
0
Fractional/Signaling Interface Enabled
This READ/WRITE bit-field is used to enable or disable the transmit fractional
data interface, signaling input, as well as the 32MHz transmit clock and the
transmit overhead Signal output. This READ/WRITE bit-field only functions
when the device is configured in non-high speed or multiplexed modes of
operations.
If the device is configured in base rate:
0 = Setting this bit to ‘0’ will configure the 5 time slot identifier pins
(TxChn[4:0]) to output the channel number as usual.
1 = Setting this bit to ‘1’ will configure the 5 time slot identifier pins
(TxChn[4:0]) to function as the following:
TxChn[0] becomes the Transmit Serial SIgnaling pin (TxSIG_n) for signaling
inputs. Signaling data can now be input from the TxSIG pin if configured
appropriately.
TxChn[1] becomes the Transmit Fractional Data Input pin (TxFrTD_n) for frac-
tional data input. Fractional data can now be input from the TxFrTD pin if con-
figured appropriately.
TxChn[2] becomes the 32 MHz transmit clock output
TxChn[3] becomes the Transmit Overhead Signal which pulses high on the
first bit of each multi-frame.
N
OTE
: This READ/WRITE bit-field has no function in the high speed or multi-
plexed modes of operation
3
TxICLKINV
R/W
0
Transmit Clock Inversion
This READ/WRITE bit-field selects whether data transition will happen on the
rising or falling edge of the transmit clock.
0 = Setting this bit to ‘0’ selects data transition happen on the rising edge of
the transmit clocks.
1 = Setting this bit to ‘1’ selects data transition happen on the falling edge of
the transmit clocks.
N
OTE
: This feature is only available for base rate configuration (i.e. non-high-
speed, or non-multiplexed modes).
2
TxMUXEN
R/W
0
Multiplexed Mode Enable
This READ/WRITE bit-field enables or disables the multiplexed mode. When
multiplexed mode is enable, four channels data are multiplexed onto one
serial stream. The backplane speed will become either 12.352 or 16.384MHz
depending on the multiplexed mode selected by TxIMODE[1:0] of this register.
0 = Setting this bit to ‘0’ will disable the multiplexed mode.
1 = Setting this bit to ‘1’ will enable the multiplexed mode. Four-channel data
are multiplexed in a single serial stream.
T
ABLE
51: T
RANSMIT
I
NTERFACE
C
ONTROL
R
EGISTER
- T1 M
ODE
R
EGISTER
31 - T1 M
ODE
T
RANSMIT
I
NTERFACE
C
ONTROL
R
EGISTER
(TICR) H
EX
A
DDRESS
:0
X
n120
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION