XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
209
3
HDLC
RO
0
HDLC Block Interrupt Status
This READ ONLY bit-field indicates whether or not the HDLC block
has any interrupt request awaiting service.
0 = Reading a ‘0’ indicates no outstanding HDLC block interrupt
request is awaiting service
1 = Reading a ‘1’ indicates HDLC Block has an interrupt request
awaiting service. Interrupt Service routine should branch to the inter-
rupt source and read the corresponding Data LInk Status Registers
(address 0xnB06, 0xnB16, 0xnB26, 0xnB10, 0xnB18, 0xnB28) to
clear the interrupt.
N
OTE
: This bit-field will be reset to 0 after the microprocessor has
performed a read to the corresponding Data Link Status Registers
that generated the interrupt.
2
SLIP
RO
0
Slip Buffer Block Interrupt Status
This READ ONLY bit-field indicates whether or not the Slip Buffer
block has any outstanding interrupt request awaiting service.
0 = Reading a ‘0’ indicates no outstanding Slip Buffer Block interrupt
request is awaiting service
1 = Reading a ‘1’ indicates Slip Buffer block has an interrupt request
awaiting service. Interrupt Service routine should branch to the inter-
rupt source and read the Slip Buffer Interrupt Status register
(address 0xnB08) to clear the interrupt
N
OTE
: This bit-field will be reset to 0 after the microprocessor has
performed a read to the Slip Buffer Interrupt Status Register.
1
ALARM
RO
0
Alarm & Error Block Interrupt Status
This READ ONLY bit-field indicates whether or not the Alarm & Error
Block has any outstanding interrupt request awaiting service.
0 = Reading a ‘0’ indicates no outstanding interrupt request is await-
ing service
1 = Reading a ‘1’ indicates the Alarm & Error Block has an interrupt
request awaiting service. Interrupt service routine should branch to
the interrupt source and read the corresponding alarm and error sta-
tus registers (address 0xnB02, 0xnB0E, 0xnB40) to clear the inter-
rupt.
N
OTE
: This bit-field will be reset to 0 after the microprocessor has
performed a read to the corresponding Alarm & Error Interrupt Sta-
tus register that generated the interrupt.
0
T1/E1 FRAME
RO
0
T1/E1 Framer Block Interrupt Status
This READ ONLY bit-field indicates whether or not the T1/E1
Framer block has any outstanding interrupt request awaiting ser-
vice.
0 = Reading a ‘0’ indicates no outstanding interrupt request is await-
ing service.
1 = Reading a ‘1’ indicates the T1/E1 Framer Block has an interrupt
request awaiting service. Interrupt service routine should branch to
the interrupt source and read the T1/E1 Framer status register
(address 0xnB04) to clear the interrupt
N
OTE
: This bit-field will be reset to 0 after the microprocessor has
performed a read to the T1/E1 Framer Interrupt Status register.
T
ABLE
125: B
LOCK
I
NTERRUPT
S
TATUS
R
EGISTER
R
EGISTER
527 B
LOCK
I
NTERRUPT
S
TATUS
R
EGISTER
(BISR) H
EX
A
DDRESS
: 0
X
nB00
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION