XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
85
T
ABLE
15: F
RAMING
S
ELECT
R
EGISTER
-E1 M
ODE
R
EGISTER
7- E1 M
ODE
F
RAMING
S
ELECT
R
EGISTER
(FSR) H
EX
A
DDRESS
: 0
X
n107
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
E1
MODENB
R/W
0
Annex B Enable
This READ/WRITE bit field forces the framing synchronizer to be
compliant with ITU-T G.706 Annex B for CRC-to-non-CRC interwork-
ing detection. If Annex B is enabled, G.706 Annex B CRC-4 multi-
frame alignment algorithm is implemented. If CRC-4 alignment is
enabled and not achieved in 400msec while the basic frame align-
ment signal is present, it is assumed that the remote end is a non
CRC-4 equipment. A CRC-to-Non-CRC interworking interrupt will be
generated. The CRC-to-Non-CRC interworking interrupt Status can
be read from Register Address 0xnB0A.
0 = Setting this bit field to ‘0’ will not implement the G.706 ANNEX B
CRC-4 multiframe alignment algorithm.
1 = Setting this bit field to ‘1’ will implement the G.706 ANNEX B
CRC-4 multiframe alignment algorithm.
6
E1
CRCDIAG
R/W
0
CRC Diagnostics Select Enable/Disable
This Read/Write bit-field is used to force an errored CRC pattern in
the outbound CRC multiframe to be sent on the transmission line.
The transmit section will implement this error by inverting the value
of CRC bit (C1)
0 = Setting this bit field to ‘0’ will not force the transmit E1 framer to
transmit errored CRC bit.
1 = Setting this bit field to ‘1’ will force the transmit E1 framer to
transmit errored CRC bit.
N
OTE
: This bit-field is ignored if CRC multi-Framing is disabled.