![Exar XRT86VL38 Manual Download Page 31](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858031.webp)
xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
20
TxCHN0_1/
TxFrTD0
TxCHN1_1/
TxFrTD1
TxCHN2_1/
TxFrTD2
TxCHN3_1/
TxFrTD3
TxCHN4_1/
TxFrTD4
TxCHN5_1/
TxFrTD5
TxCHN6_1/
TxFrTD6
TxCHN7_1/
TxFrTD7
B12
D18
D25
L25
AF22
AD15
AF9
AD3
A11
D15
E20
K17
U15
AB12
AB5
V8
I/O
Transmit Time Slot Octet Identifier Output-Bit 1 / Transmit Serial
Fractional Input:
The exact function of these pins depends on whether or not the
XRT86VL38 is configured to use the transmit fractional/signaling interface.
The two different functions are described below:
If transmit fractional/signaling interface is not used - Transmit Time
Slot Octet Identifier Output-Bit 1
If the transmit fractional/signaling interface is disabled, these output sig-
nals (TxCHNn_4 through TxCHNn_0) reflect the five-bit binary value of the
number of the current time slot being accepted and processed by the
transmit payload data input Interface block. Terminal Equipment can use
the TxCHCLK to sample the five output pins of each channel in order to
identify the time slot being processed. This pin indicates Bit 1 of the time
slot channel being processed.
If transmit fractional/signaling interface is used - Transmit Serial
Fractional Input
If the transmit fractional/signaling interface is enabled, these pins can be
used to input fractional DS1/E1 payload data within an outbound DS1/E1
frame. In this mode, terminal equipment will use either TxCHCLK or
TxSERCLK to sample fractional DS1/E1 payload data depending on the
configuration of the TxSYNCFrd bit (from register locaiton - 0xn120). If
local equipment selects the TxCHCLK to sample fracional DS1/E1 pay-
load data, then TxCHCLK is a gapped-clock output signal. If local equip-
ment selects the TxSERCLK to sample fractional DS1/E1 payload data,
then TxCHCLK is an un-gapped clock ouput signal.
N
OTES
:
1.
Transmit fractional/Signaling interface can be enabled by
programming to bit 4 - TxFr1544/TxFr2048 bit from register
0xn120 to ‘1’.
2.
These 8 pins are internally pulled “Low” for each channel.
TxCHN0_2/
Tx32MHz0
TxCHN1_2/
Tx32MHz1
TxCHN2_2/
Tx32MHz2
TxCHN3_2/
Tx32MHz3
TxCHN4_2/
Tx32MHz4
TxCHN5_2/
Tx32MHz5
TxCHN6_2/
Tx32MHz6
TxCHN7_2/
Tx32MHz7
A13
B19
C26
M22
AC20
AE15
AE9
AD2
D12
F15
F19
K22
Y16
W13
AA5
AB1
O
Transmit Time Slot Octet Identifier Output-Bit 2 / Transmit 32.678MHz
Clock Output:
The exact function of these pins depends on whether or not the
XRT86VL38 is configured to use the transmit fractional/signaling interface.
The two different functions are described below:
If transmit fractional/signaling interface is not used - Transmit Time
Slot Octet Identifier Output-Bit 2
If the transmit fractional/signaling interface is disabled, these output sig-
nals (TxCHNn_4 through TxCHNn_0) reflect the five-bit binary value of the
number of the current time slot being accepted and processed by the
transmit payload data input Interface block. Terminal Equipment can use
the TxCHCLK to sample the five output pins of each channel in order to
identify the time slot being processed. This pin indicates Bit 2 of the time
slot channel being processed.
If transmit fractional/signaling interface is used - Transmit 32.678MHz
Clock Output
If the transmit fractional/signaling interface is enabled, these pins are used
to output a 32.678MHz clock reference which is derived from the MCLKIN
input pin.
N
OTE
: Transmit fractional interface can be enabled by programming to bit
4 - TxFr1544/TxFr2048 bit from register 0xn120 to ‘1’.
TRANSMIT SERIAL DATA INPUT
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION