![Exar XRT86VL38 Manual Download Page 234](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858234.webp)
XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
223
1
T
ABLE
130: F
RAMER
I
NTERRUPT
S
TATUS
R
EGISTER
T1 M
ODE
R
EGISTER
531 T1 M
ODE
F
RAMER
I
NTERRUPT
S
TATUS
R
EGISTER
(FISR) H
EX
A
DDRESS
: 0
X
nB04
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
5
SIG
RUR/
WC
0
Change in Signaling Bits Interrupt Status
This Reset-Upon-Read bit field indicates whether or not the
“Change in Signaling Bits” interrupt has occurred since the last read
of this register.
If this interrupt is enabled, then the Receive T1 Framer block will
generate an interrupt whenever any one of the four signaling bits
values (A,B,C,D) has changed in any one of the 24 channels within
the incoming T1 frames. Users can read the signaling change regis-
ters (address 0xn10D-0xn10F) to determine which signalling chan-
nel has changed.
0 = Indicates that the “Change in Signaling Bits” interrupt has not
occurred since the last read of this register.
1 = Indicates that the “Change in Signaling Bits” interrupt has
occurred since the last read of this register.
N
OTE
: This bit only has meaning when Robbed-Bit Signaling is
enabled.
4
COFA
RUR/
WC
0
Change of Frame Alignment (COFA) Interrupt Status
This Reset-Upon-Read bit field indicates whether or not the
“Change of Framing Alignment (COFA)” interrupt has occurred
since the last read of this register.
If this interrupt is enabled, then the Receive T1 Framer block will
generate an interrupt whenever the Receive T1 Framer block
detects a Change of Framing Alignment Signal (e.g., the Framing
bits have appeared to move to a different location within the incom-
ing T1 data stream).
0 = Indicates that the “Change of Framing Alignment (COFA)” inter-
rupt has not occurred since the last read of this register.
1 = Indicates that the “Change of Framing Alignment (COFA)” inter-
rupt has occurred since the last read of this register.