![Exar XRT86VL38 Manual Download Page 163](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858163.webp)
xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
152
2
BER[1]
R/W
0
Bit Error Rate
This READ/WRITE bit-field is used to insert PRBS bit error at the
rates presented at the table below. The exact function of this bit
depends on whether PRBS switch function is enabled or not. (Test
Register 2 (TR2), Address 0xn121, bit 3 set to 1).
If the PRBS switch function is disabled, bit error will be inserted by
the T1/E1 transmit framer out to the line interface if this bit is
enabled.
If the PRBS switch function is enabled, bit error will be inserted by
the T1/E1 receive framer out to the receive backplane interface if
this bit is enabled.
1
BER[0]
R/W
0
0
UnFramedPRBS
R/W
0
Unframed PRBS Pattern
This READ/WRITE bit-field enables or disables unframed PRBS/
QRTS pattern generation (i.e. All timeslots and framing bits are all
PRBS/QRTS data). The exact function of this bit depends on
whether PRBS switch function is enabled or not. (Test Register 2
(TR2), Address 0xn121, bit 3 set to 1).
If PRBS switch function is disabled, T1/E1 Transmit Framer will gen-
erate an unframed PRBS 15 or QRTS pattern to the line side if this
bit is enabled.
If PRBS switch function is enabled, T1/E1 Receive Framer will gen-
erate an unframed PRBS 15 or QRTS pattern to the receive back-
plane interface if this bit is enabled.
0 - Setting this bit to ‘0’ will enable an unframed PRBS/QRTS pat-
tern generation to the line interface or to the receive backplane inter-
face
1 - Setting this bit to ‘1’ will disable an unframed PRBS/QRTS pat-
tern generation to the line interface or to the receive backplane inter-
face
T
ABLE
61: DS1/E1 T
EST
R
EGISTER
2(TR2)
R
EGISTER
34 DS1/E1 T
EST
R
EGISTER
2 (TR2) 0
XN
121
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
BER[1:0]
BIT ERROR RATE
00
Disable Bit Error insertion to the transmit output
or receive backplane interface
01
Bit Error is inserted to the transmit output or
receive backplane interface at a rate of 1/1000
(one out of one Thousand)
10
Bit Error is inserted to the transmit output or
receive backplane interface at a rate of 1/
1,000,000 (one out of one million)
11
Disable Bit Error insertion to the transmit output
or receive backplane interface