![Exar XRT86VL38 Manual Download Page 292](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858292.webp)
XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
281
D1
RLOS_n
Receive Loss of Signal Defect Condition Status:
This READ-ONLY bit-field indicates whether or not the
Receive Section within the XRT86VL38 device is currently
declaring the LOS defect condition.
0 = Indicates that the Receive Section is NOT currently declar-
ing the LOS Defect Condition.
1 = Indicates that the Receive Section is currently declaring
the LOS Defect condition.
N
OTE
: If the RLOSIE bit (bit D1 of Register 0x0Fn4) is
enabled, any transition on this bit will generate an Interrupt.
RO
0
D0
QRPD_n
Quasi-random Pattern Detection Status:
This READ-ONLY bit-field indicates whether or not the
XRT86VL38 is currently declaring the QRSS Pattern LOCK
status.
The value of this bit is based on the current status of Quasi-
random pattern detector of channel n.
0 = Indicates that the XRT86VL38 is NOT currently declaring
the QRSS Pattern LOCK.
1 = Indicates that the XRT86VL38 is currently declaring the
QRSS Pattern LOCK.
N
OTE
: If the QRPDIE bit (bit D0 of register 0x0Fn4) is
enabled, any transition on this bit will generate an Interrupt.
RO
0
T
ABLE
162: M
ICROPROCESSOR
R
EGISTER
#561, 577, 593, 609, 625, 641, 657 & 673 B
IT
D
ESCRIPTION
R
EGISTER
A
DDRESS
0
X
0F06
H
0
X
0F16
H
0
X
0F26
H
0
X
0F36
H
0
X
0F46
H
0
X
0F56
H
0
X
0F66
H
0
X
0F76
H
C
HANNEL
_n
C
HANNEL
_0
C
HANNEL
_1
C
HANNEL
_2
C
HANNEL
_3
C
HANNEL
_4
C
HANNEL
_5
C
HANNEL
_6
C
HANNEL
_7
F
UNCTION
R
EGISTER
T
YPE
R
ESET
V
ALUE
Bit #
N
AME
D7
Reserved
RO
0
D6
DMOIS_n
Change of Transmit DMO (Drive Monitor Output) Condi-
tion Interrupt Status:
This RESET-upon-READ bit-field indicates whether or not the
“Change of the Transmit DMO Condition” Interrupt has
occurred since the last read of this register.
0 = Indicates that the “Change of the Transmit DMO Condition”
Interrupt has NOT occurred since the last read of this register.
1 = Indicates that the “Change of the Transmit DMO Condition”
Interrupt has occurred since the last read of this register.
This bit is set to a “1” every time when DMO_n status bit (bit 6
of Register 0x0Fn5) has changed since the last read of this
register.
N
OTE
: Users can determine the current state of the “Transmit
DMO Condition” by reading out the content of bit 6 within Reg-
ister 0x0Fn5
RUR/WC
0
T
ABLE
161: M
ICROPROCESSOR
R
EGISTER
#560, 576, 592, 608, 624, 640, 656 & 672 B
IT
D
ESCRIPTION