XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
133
3
TxICLKINV
R/W
0
Transmit Clock Inversion
This READ/WRITE bit-field selects whether data transition will happen
on the rising or falling edge of the transmit clock.
0 = Setting this bit to ‘0’ selects data transition happen on the rising
edge of the transmit clocks.
1 = Setting this bit to ‘1’ selects data transition happen on the falling
edge of the transmit clocks.
N
OTE
: This feature is only available for base rate configuration (i.e.
non-highspeed, or non-multiplexed modes).
2
TxMUXEN
R/W
0
Transmit Multiplexed Mode Enable
This READ/WRITE bit-field enables or disables the multiplexed mode
on the transmit side. When multiplexed mode is enable, four-channel
data from the back-plane side are multiplexed onto one serial stream
and output to the line side. The backplane speed will become
16.384MHz once multiplexed mode is enabled.
0 = Setting this bit to ‘0’ will disable the multiplexed mode.
1 = Setting this bit to ‘1’ will enable the multiplexed mode. Four-channel
data are multiplexed into a single serial stream.
T
ABLE
48: T
RANSMIT
I
NTERFACE
C
ONTROL
R
EGISTER
- E1 M
ODE
R
EGISTER
31 - E1 M
ODE
T
RANSMIT
I
NTERFACE
C
ONTROL
R
EGISTER
(TICR) H
EX
A
DDRESS
:0
X
n120
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION