XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
I
LIST OF PARAGRAPHS
1.0 PIN LISTS .................................................................................................................................................6
2.0 PIN DESCRIPTIONS ..............................................................................................................................14
3.0 MICROPROCESSOR INTERFACE BLOCK ..........................................................................................52
3.1 OPERATING THE MICROPROCESSOR INTERFACE IN INTEL-ASYNCHRONOUS MODE ......................... 53
3.1.1 THE INTEL-ASYNCHRONOUS READ-CYCLE ............................................................................................................ 54
3.1.2 THE INTEL-ASYNCHRONOUS WRITE CYCLE .......................................................................................................... 55
3.2 OPERATING THE MICROPROCESSOR INTERFACE IN THE MOTOROLA-ASYNCHRONOUS MODE ...... 57
3.2.1 THE MOTOROLA-ASYNCHRONOUS READ-CYCLE ................................................................................................. 58
3.2.2 THE MOTOROLA-ASYNCHRONOUS WRITE-CYCLE ................................................................................................ 59
3.3.1 THE POWERPC 403 READ-CYCLE ............................................................................................................................. 63
3.3.2 THE POWERPC 403 WRITE-CYCLE ........................................................................................................................... 64
3.3.3 DMA READ/WRITE OPERATIONS .............................................................................................................................. 66
3.5 PROGRAMMING THE LINE INTERFACE UNIT (LIU SECTION) ................................................................... 265
3.6 THE INTERRUPT STRUCTURE WITHIN THE FRAMER ............................................................................... 300
4.1 PHYSICAL INTERFACE .................................................................................................................................. 307
4.2 R3 TECHNOLOGY (RELAYLESS / RECONFIGURABLE / REDUNDANCY) ................................................ 308
4.2.1 LINE CARD REDUNDANCY ....................................................................................................................................... 308
4.2.2 TYPICAL REDUNDANCY SCHEMES ........................................................................................................................ 308
4.2.3 1:1 AND 1+1 REDUNDANCY WITHOUT RELAYS .................................................................................................... 308
4.2.4 TRANSMIT INTERFACE WITH 1:1 AND 1+1 REDUNDANCY .................................................................................. 308
4.2.5 RECEIVE INTERFACE WITH 1:1 AND 1+1 REDUNDANCY ..................................................................................... 309
4.3 POWER FAILURE PROTECTION ................................................................................................................... 310
4.4 OVERVOLTAGE AND OVERCURRENT PROTECTION ................................................................................ 310
4.5 NON-INTRUSIVE MONITORING ..................................................................................................................... 310
4.6 T1/E1 SERIAL PCM INTERFACE ................................................................................................................... 311
4.7 T1/E1 FRACTIONAL INTERFACE .................................................................................................................. 312
4.8 T1/E1 TIME SLOT SUBSTITUTION AND CONTROL ..................................................................................... 313
4.9 ROBBED BIT SIGNALING/CAS SIGNALING ................................................................................................. 314
4.10 OVERHEAD INTERFACE .............................................................................................................................. 315
4.11 FRAMER BYPASS MODE ............................................................................................................................. 317
4.12 HIGH-SPEED NON-MULTIPLEXED INTERFACE ........................................................................................ 318
4.13 HIGH-SPEED MULTIPLEXED INTERFACE ................................................................................................. 319
5.1.1 LOCAL ANALOG LOOPBACK .................................................................................................................................. 320
5.1.2 REMOTE LOOPBACK ................................................................................................................................................ 320
5.1.3 DIGITAL LOOPBACK ................................................................................................................................................. 321
5.1.4 DUAL LOOPBACK ..................................................................................................................................................... 321
5.1.5 FRAMER REMOTE LINE LOOPBACK ...................................................................................................................... 321
5.1.6 FRAMER LOCAL LOOPBACK ................................................................................................................................... 322
5.2 PROGRAMMING SEQUENCE FOR SENDING LESS THAN 96-BYTE MESSAGES .................................... 323
5.3 PROGRAMMING SEQUENCE FOR SENDING LARGE MESSAGES ........................................................... 323
5.4 PROGRAMMING SEQUENCE FOR RECEIVING LAPD MESSAGES ........................................................... 324
5.5 SS7 (SIGNALING SYSTEM NUMBER 7) FOR ESF IN DS1 ONLY ................................................................ 324
5.6 DS1/E1 DATALINK TRANSMISSION USING THE HDLC CONTROLLERS ................................................. 324
5.7 TRANSMIT BOS (BIT ORIENTED SIGNALING) PROCESSOR ..................................................................... 324
5.7.1 DESCRIPTION OF BOS .............................................................................................................................................. 324
5.7.2 PRIORITY CODEWORD MESSAGE .......................................................................................................................... 325
5.7.3 COMMAND AND RESPONSE INFORMATION .......................................................................................................... 325
5.8.1 DISCUSSION OF MOS ............................................................................................................................................... 325
5.8.2 PERIODIC PERFORMANCE REPORT ...................................................................................................................... 326
5.8.3 TRANSMISSION-ERROR EVENT .............................................................................................................................. 326
5.8.4 PATH AND TEST SIGNAL IDENTIFICATION MESSAGE ......................................................................................... 327
5.8.5 FRAME STRUCTURE ................................................................................................................................................. 327