![Exar XRT86VL38 Manual Download Page 25](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858025.webp)
xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
14
2.0
PIN DESCRIPTIONS
TRANSMIT SERIAL DATA INPUT
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION
TxSER0/
TxPOS0
TxSER1/
TxPOS1
TxSER2/
TxPOS2
TxSER3/
TxPOS3
TxSER4/
TxPOS4
TxSER5/
TxPOS5
TxSER6/
TxPOS6
TxSER7/
TxPOS7
D11
D17
E23
K26
AB21
AB15
AB9
AE3
F12
C15
D20
K18
AB21
AA13
U10
W3
I
Transmit Serial Data Input
This input pin along with TxSERCLK functions as the Transmit Serial input
port to the T1/E1 framer block. These TxSERn pins, are used as the trans-
mit serial data input to the T1/E1 framer block and the functions are
described below.
DS1 Mode
In DS1 mode, any payload data applied to this pin will be inserted into a
DS1 frame and output onto the T1 line. If the T1 framer is configured
accordingly, the framing alignment bits, facility data link bits, CRC-6 bits,
and signaling information can also be inserted from this input pin. To
insert the framing alignment bits, facility data link bits, CRC-6 bits, and sig-
naling information from these TxSERn input pins, users must configure the
TxDL bits (from register location - 0xn10A), CRCSRC and FSRC bits (from
register location 0xn109), and TxSIGSRC bits from TSCR (location -
0xn340-0xn357). Pleae read the Register Description for detailed explain-
ation of the functions of these registers.
The signal applied to this input pin can be latched to the Transmit Payload
Data Input Interface on either the rising edge or the falling edge of TxSER-
CLKn pin.
E1 Mode
In E1 mode, any payload data applied to this pin will be inserted into an E1
frame and output onto the E1 line. All data intended to be transported via
Time Slots 1 through 15 and Time slots 17 through 31 must be applied to
this input pin. If the framer is configured accordingly, data intended for
Time Slots 0 and 16 can also be applied to this input pin. Time slots 0 can
be inserted from these TxSERn input pins by configuring the DLSRC,
CRCSRC, FSRC bits (from register location - 0xn109), TxSa8SEL-
TxSa4SEL bits (from register location - 0xn130). Time slots 16 can be
inserted from these TxSERn input pins by configuring the TxSIGDL bits
(from reigister 0xn10A).
DS1 or E1 Framer Bypass Mode
In DS1 or E1 framer bypass mode, TxSERn is used for the positive digital
input pin (TxPOSn) to the LIU.
N
OTES
:
1.
T1/E1 transmit and receive framer can be independently
bypassed by programming to bit 1-0 of the DS1/E1 Test Register
1 (address 0xn123).
2.
These 8 pins are internally pulled “High” for each channel.