XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
67
3.4
Memory Mapped I/O Addressing
F
IGURE
11. DMA M
ODE
FOR
THE
XRT86VL38
AND
A
M
ICROPROCESSOR
T
ABLE
9: XRT86VL38 F
RAMER
/LIU R
EGISTER
M
AP
A
DDRESS
[13:0]
C
ONTENTS
n100h - n1FFh
Channel n - Control Register (Framer Block)
n300h - n3FFh
Channel n - Time Slot (Payload) Control (Framer Block)
n500h - n5FFh
Channel n - Receive Signaling Array (Framer Block)
n600h - n6FFh
Channel n - LAPDn Buffer 0 (Framer Block)
n700h - n7FFh
Channel n - LAPDn Buffer 1 (Framer Block)
n900h - n9FFh
Channel n - Performance Monitor (Framer Block)
nB00h - nBFFh
Channel n - Interrupt Generation/Enable (Framer Block)
nC00h - nDFFh
Reserved
0F00h - 0FFFh
Line Interface Control (LIU Block)
REQ[1:0]
ACK[1:0]
WR
RD
µ
PCLK
DATA[7:0]
Microprocessor
XRT86VL38