xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
70
53
Receive Data Link Byte Count Register 2
RDLBCR2
0xn145
T1/E1
54
Data Link Control Register 3
DLCR3
0xn153
T1/E1
55
Transmit Data Link Byte Count Register 3
TDLBCR3
0xn154
T1/E1
56
Receive Data Link Byte Count Register 3
RDLBCR3
0xn155
T1/E1
57
Device ID Register
DEVID
0xn1FE
T1/E1
58
Version Number Register
REVID
0xn1FF
T1/E1
Time Slot (payload) Control (0xn300 - 0xn3FF)
59-90
Transmit Channel Control Register 0-31
TCCR 0-31
0xn300 to
0xn31F
E1
Transmit Channel Control Register 0-23
TCCR 0-23
T1
91-122 User Code Register 0-31
TUCR 0-31
0xn320
to
0xn33F
E1
User Code Register 0-23
TUCR 0-23
T1
123-
154
Transmit Signaling Control Register 0 -31
TSCR 0-31
0xn340
to
0xn35F
E1
Transmit Signaling Control Register 0-23
TSCR 0-23
T1
155-
186
Receive Channel Control Register 0-31
RCCR 0-31
0xn360
to
0xn37F
E1
Receive Channel Control Register 0-31
RCCR 0-23
T1
187-
218
Receive User Code Register 0-31
RUCR 0-31
0xn380
to
0xn39F
E1
Receive User Code Register 0-31
RUCR 0-23
T1
219-
250
Receive Signaling Control Register 0-31
RSCR 0-31
0xn3A0
to
0xn3BF
E1
Receive Signaling Control Register 0-23
RSCR 0-23
T1
251-
282
Receive Substitution Signaling Register 0-31
RSSR 0-31
0xn3C0
to
0xn3DF
E1
Receive Substitution Signaling Register 0-23
RSSR 0-23
T1
Receive Signaling Array (0xn500 - 0xn51F)
283-
314
Receive Signaling Array Register 0
RSAR0-31
0xn500
to
0xn51F
T1/E1
LAPDn Buffer 0 (0xn600 - 0xn660)
T
ABLE
10: R
EGISTER
S
UMMARY
R
EG
#
F
UNCTION
S
YMBOL
H
EX
M
ODE