xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
44
ADDR0
ADDR1
ADDR2
ADDR3
ADDR4
ADDR5
ADDR6
ADDR7
ADDR8
ADDR9
ADDR10
ADDR11
ADDR12
ADDR13
ADDR14
V25
V26
U22
U23
U24
U25
U26
T22
T24
R23
R24
P22
P25
N23
N22
P18
N17
T21
T22
R20
R21
R22
P19
P20
N19
N20
M18
M19
L18
L22
I
Microprocessor Interface Address Bus Input
These pins permit the Microprocessor to identify on-chip registers
and Buffer/Memory locations within the XRT86VL38 device when-
ever it performs READ and WRITE operations with the
XRT786VL38 device.
N
OTE
: These pins are internally pulled “Low” with a 50k
Ω
resistor.
DBEN
V23
U22
I
Data Bus Enable Input pin.
This active-low input pin permits the user to either enable or tri-state
the Bi-Directional Data Bus pins (D[7:0]), as described below.
•
Setting this input pin “low” enables the Bi-directional Data bus.
•
Setting this input pin “high” tri-states the Bi-directional Data Bus.
ALE
R22
P22
I
Address Latch Enable Input_Address Strobe
The exact behavior of this pin depends upon the type of Micropro-
cessor/Microcontroller the XRT86VL38 has been configured to oper-
ate in, as defined by the PTYPE[2:0] pins.
Intel-Asynchronous Mode - ALE
If the Microprocessor Interface of the XRT86VL38 device has been
configured to operate in the Intel-Asynchronous Mode, then this
active-high input pin is used to latch the address (present at the
Microprocessor Interface Address Bus pins (A[14:0]) into the
XRT86VL38 Microprocessor Interface block and to indicate the start
of a READ or WRITE cycle.
Pulling this input pin “high” enables the input bus drivers for the
Address Bus input pins (A[14:0]). The contents of the Address Bus
will be latched into the XRT86VL38 Microprocessor Interface cir-
cuitry, upon the falling edge of this input signal.
Motorola-Asynchronous (68K) Mode - AS*
If the Microprocessor Interface has been configured to operate in
the Motorola-Asynchronous Mode, then this active-low input pin is
used to latch the data residing on the Address Bus, A[14:0] into the
Microprocessor Interface circuitry of the XRT86VL38 device.
Pulling this input pin “low” enables the input bus drivers for the
Address Bus input pins. The contents of the Address Bus will be
latched into the Microprocessor Interface circuitry, upon the rising
edge of this signal.
Power PC 403 Mode - No Function -Tie to GND:
If the Microprocessor Interface has been configured to operate in
the Power PC 403 Mode, then this input pin has no role nor function
and should be tied to GND.
MICROPROCESSOR INTERFACE
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484P
KG
B
ALL
#
T
YPE
D
ESCRIPTION