XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
295
D7
TxONCNTL
Transmitter ON Control
This bit sets the LIU to control the TxON function with either
the individual channel register bit or the global hardware pin
0 = Control of the transmit section is set to the hardware pins.
1 = Control of the transmit section is set to the register bits.
R/W
0
D6
RxTCNTL
Receive Termination Select Control
This bit sets the LIU to control the RxTSEL function with either
the individual channel register bit or the global hardware pin.
0 = Control of the receive termination is set to the register bits
1 = Control of the receive termination is set to the hardware pin
R/W
0
D5-D0
Reserved
This Bit Is Not Used
R/W
0
T
ABLE
175: M
ICROPROCESSOR
R
EGISTER
#702, B
IT
D
ESCRIPTION
- G
LOBAL
R
EGISTER
3
R
EGISTER
A
DDRESS
0x0FE4h
N
AME
F
UNCTION
R
EGISTER
T
YPE
R
ESET
V
ALUE
Bit #
D7
D6
MCLKnT11
MCLKnT10
Master T1 Output Clock Reference
These two READ/WRITE bit-fields allow users to select the
programmable output clock rates for the T1MCLKnOUT pin.
The table below presents the four clock rates users can
choose to output through the T1MCLKnOUT output pin.
R/W
0
0
T
ABLE
174: M
ICROPROCESSOR
R
EGISTER
#701, B
IT
D
ESCRIPTION
- G
LOBAL
R
EGISTER
2
MCLK
N
T1[1:0]
C
LOCK
R
ATE
OF
T
HE
T1MCLK
N
OUT
O
UTPUT
P
IN
00
T1MCLKnOUT output pin will output a
1.544MHz Clock rate
01
T1MCLKnOUT output pin will output a
3.088MHz Clock rate
10
T1MCLKnOUT output pin will output a
6.176MHz Clock rate
11
T1MCLKnOUT output pin will output a
12.352MHz Clock rate