XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
203
T
ABLE
112: PMON E1 R
ECEIVE
F
AR
-E
ND
BL
OCK
E
RROR
C
OUNTER
- MSB
R
EGISTER
514 PMON R
ECEIVE
F
AR
-E
ND
B
LOCK
E
RROR
C
OUNTER
(RFEBECU) H
EX
A
DDRESS
: 0
X
n907
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RFEBEC[15]
RUR
0
Performance Monitor - Receive Far-End Block Error Counter -
Upper Byte:
These RESET-upon-READ bits, along with that within the “PMON
Receive Far-End Block Error Counter Register LSB” combine to
reflect the cumulative number of instances that the Receive Far-End
Block errors has been detected by the Receive DS1/E1 Framer
block since the last read of this register.
This register contains the Most Significant byte of this 16-bit of the
Receive Far-End Block Error counter.
N
OTE
: The Receive Far-End Block Error Counter will increment
once each time the received E-bit is set to zero. This counter is dis-
abled during loss of sync at either the FAS or CRC-4 level and it will
continue to count if loss of multiframe sync occurs at the CAS level.
6
RFEBEC[14]
RUR
0
5
RFEBEC[13]
RUR
0
4
RFEBEC[12]
RUR
0
3
RFEBEC[11]
RUR
0
2
RFEBEC[10]
RUR
0
1
RFEBEC[9]
RUR
0
0
RFEBEC[8]
RUR
0
T
ABLE
113: PMON E1 R
ECEIVE
F
AR
E
ND
B
LOCK
E
RROR
C
OUNTER
R
EGISTER
515 PMON R
ECEIVE
F
AR
E
ND
B
LOCK
E
RROR
C
OUNTER
(RFEBECL) H
EX
A
DDRESS
: 0
X
n908
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RFEBEC[7]
RUR
0
Performance Monitor - Receive Far-End Block Error Counter -
Lower Byte:
These RESET-upon-READ bits, along with that within the “PMON
Receive Far-End Block Error Counter Register MSB” combine to
reflect the cumulative number of instances that the Receive Far-End
Block errors has been detected by the Receive DS1/E1 Framer
block since the last read of this register.
This register contains the Least Significant byte of this 16-bit of the
Receive Far-End Block Error counter.
N
OTE
: The Receive Far-End Block Error Counter will increment
once each time the received E-bit is set to zero. This counter is dis-
abled during loss of sync at either the FAS or CRC-4 level and it will
continue to count if loss of multiframe sync occurs at the CAS level.
6
RFEBEC[6]
RUR
0
5
RFEBEC[5]
RUR
0
4
RFEBEC[4]
RUR
0
3
RFEBEC[3]
RUR
0
2
RFEBEC[2]
RUR
0
1
RFEBEC[1]
RUR
0
0
RFEBEC[0]
RUR
0