XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
161
T
ABLE
70: T
RANSMIT
Sa A
UTO
C
ONTROL
R
EGISTER
2
R
EGISTER
40 T
RANSMIT
S
A
A
UTO
C
ONTROL
R
EGISTER
(TSACR2) 0
XN
132
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
AIS_1_ENB
R/W
0
AIS reception
This READ/WRITE bit-field enables the automatic Sa-bit transmis-
sion upon detecting AIS condition.
Upon detecting the AIS condition, E1 framer will transmit the Alarm
bit (A bit) as ‘1’, Sa5 bit as ‘1’, and Sa6 bit as ‘1’.
See Table 71 for the transmit Sa5, Sa6, and A bit pattern upon
detecting AIS condition.
6
AIS_2_ENB
R/W
0
AIS reception
This READ/WRITE bit-field enables the automatic Sa-bit transmis-
sion upon detecting AIS condition.
Upon detecting the AIS condition, E1 framer will transmit the Alarm
bit (A bit) as ‘0’, Sa5 bit as ‘1’, and Sa6 bit as ‘1’.
See Table 71 for the transmit Sa5, Sa6, and A bit pattern upon
detecting AIS condition.
5
Reserved
-
-
Reserved
4
Reserved
-
-
Reserved
3
CRCREP_ENB[1]
R/W
0
CRC report
These two READ/WRITE bit-fields enable the automatic Sa-bit
transmission upon detecting Far End Block Error (i.e. received E bit
= 0).
Upon detecting the Far End Block Error (FEBE) condition, E1 framer
will transmit the Alarm bit (A bit) as ‘0’, Sa5 bit as ‘1’, Sa6 bit as
‘0000’, and E bit as ‘0’ pattern if these two bits are set to ‘01’.
If these two bits are set to ‘10’, E1 framer will transmit the Alarm bit
(A bit) as ‘0’, Sa5 bit as ‘0’, Sa6 bit as ‘0000’, and E bit as ‘0’ pattern
upon detecting the Far End Block Error (FEBE).
If these two bits are set to ‘11’, E1 framer will transmit the Alarm bit
(A bit) as ‘0’, Sa5 bit as ‘1’, Sa6 bit as ‘0001’, and E bit as ‘1’ pattern
upon detecting the Far End Block Error (FEBE).
See Table 71 for the transmit Sa5, Sa6, E, and A bit pattern upon
detecting FEBE condition.
2
CRCREP_ENB[0]
R/W
0