xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
298
T
ABLE
177: M
ICROPROCESSOR
R
EGISTER
#704, B
IT
D
ESCRIPTION
- G
LOBAL
R
EGISTER
5
R
EGISTER
A
DDRESS
0x0FEAh
N
AME
F
UNCTION
R
EGISTER
T
YPE
R
ESET
V
ALUE
Bit #
D7
GCHIS7
Global Channel 7 Interrupt Status Indicator
This Reset-Upon-Read bit field indicates whether or not an
interrupt has occurred on Channel 7 within the XRT86VL38
device since the last read of this register.
0 = Indicates that No interrupt has occurred on Channel 7
within the XRT86VL38 device since the last read of this regis-
ter.
1 = Indicates that an interrupt has occurred on Channel 7
within the XRT86VL38 device since the last read of this regis-
ter.
RUR/WC
0
D6
GCHIS6
Global Channel 6 Interrupt Status Indicator
This Reset-Upon-Read bit field indicates whether or not an
interrupt has occurred on Channel 6 within the XRT86VL38
device since the last read of this register.
0 = Indicates that No interrupt has occurred on Channel 6
within the XRT86VL38 device since the last read of this regis-
ter.
1 = Indicates that an interrupt has occurred on Channel 6
within the XRT86VL38 device since the last read of this regis-
ter.
RUR/WC
0
D5
GCHIS5
Global Channel 5 Interrupt Status Indicator
This Reset-Upon-Read bit field indicates whether or not an
interrupt has occurred on Channel 5 within the XRT86VL38
device since the last read of this register.
0 = Indicates that No interrupt has occurred on Channel 5
within the XRT86VL38 device since the last read of this regis-
ter.
1 = Indicates that an interrupt has occurred on Channel 5
within the XRT86VL38 device since the last read of this regis-
ter.
RUR/WC
0
D4
GCHIS4
Global Channel 4 Interrupt Status Indicator
This Reset-Upon-Read bit field indicates whether or not an
interrupt has occurred on Channel 4 within the XRT86VL38
device since the last read of this register.
0 = Indicates that No interrupt has occurred on Channel 4
within the XRT86VL38 device since the last read of this regis-
ter.
1 = Indicates that an interrupt has occurred on Channel 4
within the XRT86VL38 device since the last read of this regis-
ter.
RUR/WC
0