XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
233
5
RxSOT ENB
R/W
0
Receive HDLC1 Controller Start of Reception (RxSOT) Interrupt
Enable
This READ/WRITE bit enables or disables the “Receive HDLC1
Controller Start of Reception (RxSOT) “Interrupt within the
XRT86VL38 device. Once this interrupt is enabled, the Receive
HDLC1 Controller will generate an interrupt when it has started to
receive a data link message.
0 = Disables the Receive HDLC1 Controller Start of Reception
(RxSOT) interrupt.
1 = Enables the Receive HDLC1 Controller Start of Reception
(RxSOT) interrupt.
4
TxEOT ENB
R/W
0
Transmit HDLC1 Controller End of Transmission (TxEOT) Inter-
rupt Enable
This READ/WRITE bit enables or disables the “Transmit HDLC1
Controller End of Transmission (TxEOT) “Interrupt within the
XRT86VL38 device. Once this interrupt is enabled, the Transmit
HDLC1 Controller will generate an interrupt when it has finished
transmitting a data link message.
0 = Disables the Transmit HDLC1 Controller End of Transmission
(TxEOT) interrupt.
1 = Enables the Transmit HDLC1 Controller End of Transmission
(TxEOT) interrupt.
3
RxEOT ENB
R/W
0
Receive HDLC1 Controller End of Reception (RxEOT) Interrupt
Enable
This READ/WRITE bit enables or disables the “Receive HDLC1
Controller End of Reception (RxEOT) “Interrupt within the
XRT86VL38 device. Once this interrupt is enabled, the Receive
HDLC1 Controller will generate an interrupt when it has finished
receiving a complete data link message.
0 = Disables the Receive HDLC1 Controller End of Reception
(RxEOT) interrupt.
1 = Enables the Receive HDLC1 Controller End of Reception
(RxEOT) interrupt.
2
FCS ERR ENB
R/W
0
FCS Error Interrupt Enable
This READ/WRITE bit enables or disables the “Received FCS Error
“Interrupt within the XRT86VL38 device. Once this interrupt is
enabled, the Receive HDLC1 Controller will generate an interrupt
when it has detected the FCS error within the incoming data link
message.
0 = Disables the “Receive FCS Error” interrupt.
1 = Enables the “Receive FCS Error” interrupt.
T
ABLE
134: D
ATA
L
INK
I
NTERRUPT
E
NABLE
R
EGISTER
1
R
EGISTER
534 D
ATA
L
INK
I
NTERRUPT
E
NABLE
R
EGISTER
1 (DLIER1) H
EX
A
DDRESS
: 0
X
nB07
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION