xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
18
TxMSYNC0/
TxINCLK0
TxMSYNC1/
TxINCLK1
TxMSYNC2/
TxINCLK2
TxMSYNC3/
TxINCLK3
TxMSYNC4/
TxINCLK4
TxMSYNC5/
TxINCLK5
TxMSYNC6/
TxINCLK6
TxMSYNC7/
TxINCLK7
B10
A17
C24
L24
AC21
AD16
AC8
AF2
A9
B15
E18
K20
U17
AB14
AB3
W5
I/O
(Continued)
DS1/E1 Multiplexed High-Speed Backplane Interface (TxINCLK as
input)
In the multiplexed high-speed interface mode, this pin is used as the trans-
mit input clock for the high-speed backplane interface to input high-speed
data applied to TxSERn pin. Users must configure the TxINCLK as as
input in the multiplexed high-spped backplane mode.
The multiplexed modes supported are Bit-multiplexed 12.352MHz (DS1
only), Bit-multiplexed 16.384MHz, Byte-multiplexed HMVIP 16.384MHz,
and Byte-multiplexed H.100 16.384MHz.
In DS1 only 12.352MHz bit-multiplexed high-speed backplane mode,
TxINCLK is an input clock signal at 12.352MHz
In DS1/E1 16.384MHz bit-multiplexed high-speed backplane mode, TxIN-
CLK is an input clock signal at 16.384MHz
In DS1/E1 HMVIP 16.384MHz byte-multiplexed high-speed backplane
mode, TxINCLK is an input clock signal at 16.384MHz
In DS1/E1 H.100 16.384MHz byte-multiplexed high-speed backplane
mode, TxINCLK is an input clock signal at 16.384MHz
N
OTES
:
1.
In DS1 16.384MHz multiplexed high-speed back plane mode, the
DS-0 data is mapped into an E1 frame by ignoring every fourth
time slot (don’t care).
2.
These 8 pins are internally pulled “Low” for each channel.
TxCHCLK0
TxCHCLK1
TxCHCLK2
TxCHCLK3
TxCHCLK4
TxCHCLK5
TxCHCLK6
TxCHCLK7
A12
E17
B26
J22
AD22
AE16
AD10
AB2
C12
A16
E19
G22
AA19
Y13
V11
V5
O
Transmit Channel Clock Output Signal
The exact function of this pin depends on whether or not the XRT86VL38
is configured to use the transmit fractional/signaling interface to input frac-
tional data.
If transmit fractional/signaling interface is not used:
If transmit fractional interface is not used, this pin indicates the boundary
of each time slot of an outbound DS1/E1 frame. In T1 mode, each of
these output pins is 192kHz clock which pulses "High" whenever the
Transmit Payload Data Input Interface block accepts the LSB of each of
the 24 time slots. In E1 mode, each of these output pins is 256kHz clock
which pulses "High" whenever the Transmit Payload Data Input Interface
block accepts the LSB of each of the 32 time slots. The Terminal Equip-
ment can use this clock signal to sample the TxCHN0 through TxCHN4
time slot identifier pins to determine which time slot is being processed.
If transmit fractional/signaling interface is used:
If transmit fractional interface is used, TxCHCLK is the fractional interface
clock which either outputs a clock signal for the time slot that has been
configured to input fractional data, or outputs an enable signal so that frac-
tional data can be clocked into the device using the TxSERCLK pin.
If the TxSYNCFRD bit (from register 0xn120) is set to ‘0’, the TxCHCLK
output pin will output a gapped fractional clock that can be used by termi-
nal equipment to input fractional payload data using the falling edge of the
clock.
If the TxSYNCFRD bit (from register 0xn120) is set to ‘1’, the TxCHCLK
output pin will output an enable signal and fractional payload data is
clocked into the chip using the un-gapped TxSERCLK pin.
N
OTE
: Transmit fractional interface can be enabled by programming to bit
4 - TxFr1544/TxFr2048 bit from register 0xn120 to ‘1’.
TRANSMIT SERIAL DATA INPUT
S
IGNAL
N
AME
420 P
KG
B
ALL
#
484 P
KG
B
ALL
#
T
YPE
D
ESCRIPTION