xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
202
T
ABLE
110: PMON T1/E1 R
ECEIVE
CRC-4 B
LOCK
E
RROR
C
OUNTER
- MSB
R
EGISTER
512 PMON R
ECEIVE
S
YNCHRONIZATION
B
IT
B
LOCK
E
RROR
C
OUNTER
(RSBBECU) H
EX
A
DDRESS
: 0
X
n905
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RSBBEC[15]
RUR
0
Performance Monitor “Receive Synchronization Bit Error Counter” -
Upper Byte:
These RESET-upon-READ bits, along with that within the “PMON
Receive Synchronization Bit Error Counter Register LSB” combine
to reflect the cumulative number of instances that the Receive Syn-
chronization Bit errors has been detected by the Receive DS1/E1
Framer block since the last read of this register.
This register contains the Most Significant byte of this 16-bit of the
Receive Synchronization Bit Error counter.
6
RSBBEC[14]
RUR
0
5
RSBBEC[13]
RUR
0
4
RSBBEC[12]
RUR
0
3
RSBBEC[11]
RUR
0
2
RSBBEC[10]
RUR
0
1
RSBBEC[9]
RUR
0
0
RSBBEC[8]
RUR
0
T
ABLE
111: PMON T1/E1 R
ECEIVE
CRC-4 B
LOCK
E
RROR
C
OUNTER
- LSB
R
EGISTER
513 PMON R
ECEIVE
S
YNCHRONIZATION
B
IT
B
LOCK
E
RROR
C
OUNTER
(RSBBECL) H
EX
A
DDRESS
: 0
X
n906
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
RSBBEC[7]
RUR
0
Performance Monitor “Receive Synchronization Bit Error
Counter” - Lower Byte:
These RESET-upon-READ bits, along with that within the “PMON
Receive Synchronization Bit Error Counter Register MSB” combine
to reflect the cumulative number of instances that the Receive Syn-
chronization Bit errors has been detected by the Receive DS1/E1
Framer block since the last read of this register.
This register contains the Least Significant byte of this 16-bit of the
Receive Synchronization Bit Error counter.
6
RSBBEC[6]
RUR
0
5
RSBBEC[5]
RUR
0
4
RSBBEC[4]
RUR
0
3
RSBBEC[3]
RUR
0
2
RSBBEC[2]
RUR
0
1
RSBBEC[1]
RUR
0
0
RSBBEC[0]
RUR
0