xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
212
1
ALARM_ENB
R/W
0
Alarm & Error Block Interrupt Enable
This READ/WRITE bit permits the user to either enable or disable
the Alarm & Error Block for interrupt generation.
If the user writes a “0” to this register bit and disables the Alarm &
Error Block for interrupt generation, then all Alarm & Error interrupts
will be disabled for interrupt generation.
If the user writes a “1” to this register bit, the Alarm & Error Block
interrupt at the “Block Level” will be enabled. However, the individual
Alarm & Error interrupts at the “Source Level” still need to be
enabled in order to generate that particular interrupt to the interrupt
pin.
0 - Setting this bit to ‘0’ will disable all Alarm & Error Block interrupt
within the device.
1 - Setting this bit to ‘1’ will enable the Alarm & Error interrupt at the
“Block-Level”.
0
T1/E1FRAME_ENB
R/W
0
T1/E1 Framer Block Enable
This READ/WRITE bit permits the user to either enable or disable
the T1/E1 Framer Block for interrupt generation.
If the user writes a “0” to this register bit and disables the T1/E1
Framer Block for interrupt generation, then all T1/E1 Framer inter-
rupts will be disabled for interrupt generation.
If the user writes a “1” to this register bit, the T1/E1 Framer Block
interrupt at the “Block Level” will be enabled. However, the individual
T1/E1 Framer interrupts at the “Source Level” still need to be
enabled in order to generate that particular interrupt to the interrupt
pin.
0 - Setting this bit to ‘0’ will disable all T1/E1 Framer Block interrupt
within the device.
1 - Setting this bit to ‘1’ will enable the T1/E1 Framer interrupt at the
“Block-Level”.
T
ABLE
126: B
LOCK
I
NTERRUPT
E
NABLE
R
EGISTER
R
EGISTER
528 B
LOCK
I
NTERRUPT
E
NABLE
R
EGISTER
(BIER) H
EX
A
DDRESS
: 0
X
nB01
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION