![Exar XRT86VL38 Manual Download Page 362](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858362.webp)
XRT86VL38
PRELIMINARY
xr
OCTAL T1/E1/J1 FRAMER/LIU COMBO
REV. P1.0.6
351
8.0
LIU RECEIVE PATH
8.1
Line Termination (RTIP/RRING)
8.1.1
Internal Termination
The input stage of the receive path accepts standard T1/E1/J1 twisted pair or E1 coaxial cable inputs through
RTIP and RRING. The physical interface is optimized by placing the terminating impedance inside the LIU.
This allows one bill of materials for all modes of operation reducing the number of external components
necessary in system design. The receive termination impedance is selected by programming TERSEL[1:0] to
match the line impedance. Selecting the internal impedance is shown in Table 185.
The XRT86VL38 has the ability to switch the internal termination to "High" impedance by programming
RxTSEL in the appropriate channel register, if the RxTSEL hardware pin is “High”. For internal termination, set
RxTSEL to "1". By default, RxTSEL is set to "0" ("High" impedance). For redundancy applications, a
dedicated hardware pin (RxTSEL) is available to control the receive termination for all channels
simultaneously. This hardware pin is AND-ed with the register bit. Both, the register bit and the hardware pin
must be set active for the receiver to be configured for internal impedance. Figure 61 shows a typical
connection diagram using the internal termination.
8.1.2
Equalizer Control
The main objective of the equalizer is to amplify an input attenuated signal to a pre-determined amplitude that
is acceptable to the peak detector circuit. Using feedback from the peak detector, the equalizer will gain the
input up to the maximum value specified by the equalizer control bits, in the appropriate channel register,
normalizing the signal. Once the signal has reached the pre-determined amplitude, the signal is then
processed within the peak detector and slicer circuit. A simplified block diagram of the equalizer and peak
detector is shown in Figure 62.
T
ABLE
185: S
ELECTING
THE
I
NTERNAL
I
MPEDANCE
TERSEL[1:0]
R
ECEIVE
T
ERMINATION
0h (00)
100
Ω
1h (01)
110
Ω
2h (10)
75
Ω
3h (11)
120
Ω
F
IGURE
61. T
YPICAL
C
ONNECTION
D
IAGRAM
U
SING
I
NTERNAL
T
ERMINATION
R
TIP
R
RING
XRT86VL38 LIU
1:1
Internal Impedance
Line Interface T1/E1/J1
One Bill of Materials
Receiver
Input
0.1
µ
F