xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
186
T
ABLE
96: R
ECEIVE
C
HANNEL
C
ONTROL
R
EGISTER
X
(RCCR 0-31) - E1 M
ODE
R
EGISTER
155-186 E1 R
ECEIVE
C
HANNEL
C
ONTROL
R
EGISTER
X
(RCCR 0-31) H
EX
A
DDRESS
: 0
X
n360
TO
0
XN
37F
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
LAPDcntl[1]
R/W
1
Receive LAPD Control
These READ/WRITE bit-fields select which Receive LAPD control-
ler is activated to use D/E time slot for reception. The following table
presents the different settings of these two bits.
N
OTE
: All three LAPD Controller can use D/E timeslots for recep-
tion. However, only LAPD Controller 1 can use datalink for recep-
tion.
6
LAPDcntl[0]
R/W
0
5-4
Reserved
-
-
Reserved
LAPDCNTL[1:0]
R
ECEIVE
LAPD C
ONTROLLER
S
ELECTED
00
Selects Receive LAPD Controller 1 to use D/
E time slots for reception.
LAPD Controller 1 can use any or all 32 D/E
timeslots to receive LAPD messages. Regis-
ter 0xn300 represents D/E time slot 0, and
0xn31F represents D/E time slot 31.
01
Selects Receive LAPD Controller 2 to use D/
E time slots for reception.
LAPD Controller 2 can use any or all 32 D/E
timeslots to receive LAPD messages. Regis-
ter 0xn300 represents D/E time slot 0, and
0xn31F represents D/E time slot 31.
10
The RxSIGDL[2:0] bits in the Receive Sig-
naling and Data Link Select Register
(RSDLSR - Register Address - 0xn10C, bit
2-0) determine the data destination for D/E
time slots.
11
Selects Receive LAPD Controller 3 to use D/
E time slots for reception.
LAPD Controller 3 can use any or all 32 D/E
timeslots to receive LAPD messages. Regis-
ter 0xn300 represents D/E time slot 0, and
0xn31F represents D/E time slot 31.