xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
148
T
ABLE
60: DS1/E1 T
EST
R
EGISTER
1
R
EGISTER
33 DS1/E1 T
EST
R
EGISTER
1 (TR1) 0
XN
123
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
PRBSTyp
R/W
0
PRBS Pattern Type
This READ/WRITE bit-field selects the type of PRBS pattern that the
T1/E1 Transmit/Receive framer will generate or detect. PRBS 15
(X
15
+ X
14
+1) Polynomial or QRTS (Quasi-Random Test Signal)
Pattern can be generated by the transmit or receive framer depend-
ing on whether PRBS switch function is enabled or not (Test Regis-
ter 2 (TR2), Address 0xn121, bit 3 set to 1).
If the PRBS Switch function is disabled, T1/E1 transmit framer will
generate either PRBS 15 or QRTS pattern and output to the line
interface. PRBS 15 or QRTS pattern depends on the setting of this
bit.
If the PRBS Switch function is enabled, T1/E1 receive framer will
generate either PRBS 15 or QRTS pattern and output to the receive
back plane interface. PRBS 15 or QRTS pattern depends on the
setting of this bit.
0 = Setting this bit to ‘0’ will enable the PRBS 15 (X
15
+ X
14
+1)
Polynomial generation.
1 = Setting this bit to ‘1’ will enable the QRTS (Quasi-Random Test
Signal) pattern generation.
6
ERRORIns
R/W
0
Error Insertion
This READ/WRITE bit-field is used to insert a single PRBS/QRTS
error to the transmit or receive output depending on whether PRBS
switch function is enabled or not. (Test Register 2 (TR2), Address
0xn121, bit 3 set to 1).
If the PRBS Switch function is disabled, T1/E1 transmit framer will
insert a single PRBS/QRTS error and output to the line interface if
this bit is enabled.
If the PRBS Switch function is enabled, T1/E1 receive framer will
insert a single PRBS/QRTS error and output to the receive back
plane interface if this bit is enabled.
A ‘0’ to ‘1’ transition will cause one output bit inverted in the PRBS/
QRTS stream.
This bit only works if PRBS generation