![Exar XRT86VL38 Manual Download Page 279](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858279.webp)
xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
268
T
ABLE
157: M
ICROPROCESSOR
R
EGISTER
#556, 572, 588, 604, 620, 636, 652 & 668 B
IT
D
ESCRIPTION
R
EGISTER
A
DDRESS
0
X
0F01
H
0
X
0F11
H
0
X
0F21
H
0
X
0F31
H
0
X
0F41
H
0
X
0F51
H
0
X
0F61
H
0
X
0F71
H
C
HANNEL
_n
C
HANNEL
_0
C
HANNEL
_1
C
HANNEL
_2
C
HANNEL
_3
C
HANNEL
_4
C
HANNEL
_5
C
HANNEL
_6
C
HANNEL
_7
F
UNCTION
R
EGISTER
T
YPE
R
ESET
V
ALUE
B
IT
#
N
AME
D7
RXTSEL_n
Receiver Termination Select:
This READ/WRITE bit-field is used to select between internal
termination or “High” impedance modes for the T1/E1 receiver
according to the following table:
Users can also control the receive termination by the hardware
pin (RxTSEL pin). When RxTSEL hardware pin is ‘low’, Re-
ceive termination is selected to be “High” Impedance; when
RxTSEL hardware pin is pulled ‘high’, Receive Termination is
selected to be Internal. The RxTSEL hardware pin has priority
over software registers.
R/W
0
D6
TXTSEL_n
Transmit Termination Select:
This READ/WRITE bit-field is used to select between internal
termination or “High” impedance modes for the T1/E1 transmit-
ter according to the following table:
R/W
0
RXTSEL
RX Termination
0
1
"High" Impedance
Internal
TXTSEL
TX Termination
0
1
"High" Impedance
Internal