xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
112
4
RxSa5ENB
R/W
0
Receive Sa5 Enable
This Read/Write bit field is used to specify whether or not Sa 5 (bit 4 within timeslot
0 of non-FAS frames) will be used to receive data link information
0 = Sa5 is not used to receive data link information
1 = Sa5 is used to receive data link information
N
OTE
: This bit-field is valid only if the RxSIGDL[2:0] = “000” or “001”. (The National
bits have been configured to receive data link bits).
3
RxSa4ENB
R/W
0
Receive Sa4 Enable
This Read/Write bit field is used to specify whether or not Sa 4 (bit 3 within timeslot
0 of non-FAS frames) will be used to receive data link information
0 = Sa4 is not used to receive data link information
1 = Sa4 is used to receive data link information
N
OTE
: This bit-field is valid only if the RxSIGDL[2:0] = “000” or “001”. (The National
bits have been configured to receive data link bits).
T
ABLE
27: R
ECEIVE
S
IGNALING
& D
ATA
L
INK
S
ELECT
R
EGISTER
- E1 M
ODE
R
EGISTER
12 - E1 M
ODE
R
ECEIVE
S
IGNALING
& D
ATA
L
INK
S
ELECT
R
EGISTER
(RSDLSR) H
EX
A
DDRESS
: 0
X
n10C
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION