![Exar XRT86VL38 Manual Download Page 241](http://html1.mh-extra.com/html/exar/xrt86vl38/xrt86vl38_manual_2448858241.webp)
xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
230
2
FMD_ENB
R/W
0
Frame Mimic Detection Interrupt Enable
This READ/WRITE bit-field permits the user to either enable or dis-
able the “Frame Mimic Detection” Interrupt, within the XRT86VL38
device. If the user enables this interrupt, then the Receive T1
Framer block will generate an interrupt when it detects the presence
of Frame mimic bits (i.e., the payload bits have appeared to mimic
the framing bit pattern within the incoming T1 data stream).
0 – Setting this bit to ‘0’ will disable the “Frame Mimic Detection”
Interrupt.
1 – Setting this bit to ‘1’ will enable the “Frame Mimic Detection”
Interrupt.
1
SE_ENB
R/W
0
Synchronization Bit (CRC-6) Error Interrupt Enable
This READ/WRITE bit-field permits the user to either enable or dis-
able the “CRC-6 Error Detection” Interrupt, within the XRT86VL38
device. If the user enables this interrupt, then the Receive T1
Framer block will generate an interrupt when it detects a CRC-6
error within the incoming T1 multiframe.
0 – Setting this bit to ‘0’ will disable the “CRC-6 Error Detection”
Interrupt.
1 – Setting this bit to ‘1’ will enable the “CRC-6 Error Detection”
Interrupt.
0
FE_ENB
R/W
0
Framing Bit Error Interrupt Enable
This READ/WRITE bit-field permits the user to either enable or dis-
able the “Framing Alignment Bit Error Detection” Interrupt, within the
XRT86VL38 device. If the user enables this interrupt, then the
Receive T1 Framer block will generate an interrupt when it detects
one or more Framing Alignment Bit error within the incoming T1
data stream.
0 – Setting this bit to ‘0’ will disable the “Framing Alignment Bit Error
Detection” Interrupt.
1 – Setting this bit to ‘1’ will enable the “Framing Alignment Bit Error
Detection” Interrupt.
N
OTE
: Detecting Framing Alignment Bit Error doesn't not necessar-
ily indicate that synchronization has been lost.
T
ABLE
133: D
ATA
L
INK
S
TATUS
R
EGISTER
1
R
EGISTER
533 D
ATA
L
INK
S
TATUS
R
EGISTER
1 (DLSR1) H
EX
A
DDRESS
: 0
X
nB06
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
MSG TYPE
RO
0
HDLC1 Message Type Identifier
This READ ONLY bit indicates the type of data link message
received by Receive HDLC 1 Controller. Two types of data link mes-
sages are supported within the XRT86VL38 device: Message Ori-
ented Signaling (MOS) or Bit-Oriented Signalling (BOS).
0 = Reading a ‘0’ indicates Bit-Oriented Signaling (BOS) type data
link message is received
1 = Reading a ‘1’ indicates Message Oriented Signaling (MOS) type
data link message is received
T
ABLE
132: F
RAMER
I
NTERRUPT
E
NABLE
R
EGISTER
T1 M
ODE
R
EGISTER
532 T1 M
ODE
F
RAMER
I
NTERRUPT
E
NABLE
R
EGISTER
(FIER) H
EX
A
DDRESS
: 0
X
nB05
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION