xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
196
T
ABLE
100: R
ECEIVE
S
UBSTITUTION
S
IGNALING
R
EGISTER
(RSSR) E1 M
ODE
R
EGISTER
251-282 E1 M
ODE
R
ECEIVE
S
UBSTITUTION
S
IGNALING
R
EGISTER
(RSSR 0-31) H
EX
A
DDRESS
0
X
n3C0
TO
0
XN
3DF
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
6
SIG2-A
R/W
0
2-code signaling A
This READ/WRITE bit-field provides signaling bit A on a per channel
basis when 2-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 2-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit A to substitute the
received signaling bit A.
5
SIG4-B
R/W
0
4-code signaling B
This READ/WRITE bit-field provides signaling bit B on a per channel
basis when 4-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 4-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit B to substitute the
received signaling bit B.
4
SIG4-A
R/W
0
4-code signaling A
This READ/WRITE bit-field provides signaling bit A on a per channel
basis when 4-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 4-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit A to substitute the
received signaling bit A.
3
SIG16-D
R/W
0
16-code signaling D
This READ/WRITE bit-field provides signaling bit D on a per chan-
nel basis when 16-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 16-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit D to substitute the
received signaling bit D.
2
SIG16-C
R/W
0
16-code signaling C
This READ/WRITE bit-field provides signaling bit C on a per chan-
nel basis when 16-code signaling substitution is enabled. Register
address 0xn3C0 represents time slot 0, and 0xn3DF represents
time slot 31.
When 16-code signaling substitution is enabled, users must write to
this bit to provide the value of signaling bit C to substitute the
received signaling bit C.