xr
PRELIMINARY
XRT86VL38
REV. P1.0.6
OCTAL T1/E1/J1 FRAMER/LIU COMBO
210
T
ABLE
126: B
LOCK
I
NTERRUPT
E
NABLE
R
EGISTER
R
EGISTER
528 B
LOCK
I
NTERRUPT
E
NABLE
R
EGISTER
(BIER) H
EX
A
DDRESS
: 0
X
nB01
B
IT
F
UNCTION
T
YPE
D
EFAULT
D
ESCRIPTION
-O
PERATION
7
SA6_ENB
R/W
0
SA6 Block interrupt enable
This READ/WRITE bit permits the user to either enable or disable
the SA 6 Block for interrupt generation.
If the user writes a “0” to this register bit and disables the SA 6 Block
for interrupt generation, then all SA 6 interrupts will be disabled for
interrupt generation.
If the user writes a “1” to this register bit, the SA6 Block interrupt at
the “Block Level” will be enabled. However, the individual SA 6 inter-
rupts at the “Source Level” still need to be enabled in order to gener-
ate that particular interrupt to the interrupt pin.
0 - Setting this bit to ‘0’ will disable all SA6 Block interrupt within the
device.
1 - Setting this bit to ‘1’ will enable the SA6 interrupt at the “Block-
Level”.
6
LBCODE_ENB
R/W
0
Loopback code Block interrupt enable
This READ/WRITE bit permits the user to either enable or disable
the Loopback Code Interrupt Block for interrupt generation.
If the user writes a “0” to this register bit and disables the Loopback
Code Block for interrupt generation, then all Loopback Code inter-
rupts will be disabled for interrupt generation.
If the user writes a “1” to this register bit, the Loopback Code Inter-
rupts at the “Block Level” will be enabled. However, the individual
Loopback Code interrupts at the “Source Level” still need to be
enabled to in order to generate that particular interrupt to the inter-
rupt pin.
0 - Setting this bit to ‘0’ will disable all Loopback Code Interrupt
Block interrupt within the device.
1 - Setting this bit to ‘1’ will enable the Loopback Code interrupt at
the “Block-Level”.
5
RXCLKLOSS
R/W
0
Loss of Recovered Clock Interrupt Enable
This READ/WRITE bit permits the user to either enable or disable
the Loss of Recovered Clock Interrupt for interrupt generation.
0 - Setting this bit to ‘0’ will disable the Loss of Recovered Clock
Interrupt within the device.
1 - Setting this bit to ‘1’ will enable the Loss of Recovered Clock
interrupt at the “Source-Level”.
4
ONESEC_ENB
R/W
0
One Second Interrupt Enable
This READ/WRITE bit permits the user to either enable or disable
the One Second Interrupt for interrupt generation.
0 - Setting this bit to ‘0’ will disable the One Second Interrupt within
the device.
1 - Setting this bit to ‘1’ will enable the One Second interrupt at the
“Source-Level”.