
R01UH0336EJ0102 Rev.1.02
Page 1340 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 23 A/D Converter
(5)
ADCAnSTC0 – ADCAnSTR0 Flag Clear Register
This register is the clear control register of ADCAnSTR0.
Access
This register can be written in 32-bit units.
It is always read as 0000 0000
H
.
Address
<ADCAn_base1> + 30
H
Initial value
0000 0000
H
This register is initialized by any reset.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
0
0
0
0
0
0
0
ADCAnRCEC[23:16]
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADCAnRCEC[15:00]
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
W
Table 23-31
ADCAnSTC0 Register Contents
Bit Position
Bit Name
Function
23 to 0
ADCAnRCEC
[23:00]
Clears the A/D converter result upper/lower limit comparison error flag
(ADCAnSTR0.ADCAnRCEm bit).
0: No function
1: Clears ADCAnSTR0.ADCAnRCEm
Note: The bits corresponding to the channels that are not implemented in this
product should be cleared to 0 (for the applicable bits, refer to the
Number of analog input pins fields in the table in Section 23.1, ADCA
Features).
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...