
R01UH0336EJ0102 Rev.1.02
Page 577 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(c)
Channel output mode for slave channel 2
Caution
Set TAUBnTDLm exclusively from odd channels.
(d)
Simultaneous rewrite for slave channel 2
Both master and slave channels should have the same simultaneous rewrite
settings.
Table 13-114
Control Bit Settings in Synchronous Channel Output Mode 2 with Dead
Time
Bit Name
Setting
TAUBnTOE.TAUBnTOEm
1: Enables indepenent channel output mode.
TAUBnTOM.TAUBnTOMm
1: Synchronous channel operation
TAUBnTOC.TAUBnTOCm
1: Operating mode 2
TAUBnTOL.TAUBnTOLm
0: Positive logic
1: Inverted logic
TAUBnTDE.TAUBnTDEm
1: Enables dead time operation.
TAUBnTDL.TAUBnTDLm
0: Adds dead time to normal phase.
1: Adds dead time to reverse phase.
Table 13-115
Simultaneous Rewrite Settings for Slave Channel 2 of Triangle PWM
Output Function
Bit Name
Setting
TAUBnRDE.TAUBnRDEm
1: Enables simultaneous rewrite.
TAUBnRDS.TAUBnRDSm
0: Monitors master channels for simultaneous rewrite
triggers.
1: Monitors upper channels other than the channel
group for simultaneous rewrite triggers.
TAUBnRDM.TAUBnRDMm
1: Simultaneous rewrite trigger signal is generated
when master channel counter is started and the
corresponding master channel is at the peak of
triangular wave cycle.
TAUBnRDC.TAUBnRDCm
0: Channel is not monitored for INTTAUBnIm signals
used as simultaneous rewrite triggers. When
TAUBnRDS.TAUBnRDSm = 0, the master
channel is monitored for simultaneous rewrite
triggers regardless of the value of this bit.
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...