
R01UH0336EJ0102 Rev.1.02
Page 1523 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 27 Electrical Characteristics
(d)
Clock Synchronous, Master Mode (Delay Sampling Mode)
(T
a
= -40 to +125°C, V
DD
= EV
DD
= OSCV
DD
= 3.0 to 5.5 V,
AV
DD0
= 4.2 to 5.5 V, V
SS
= EV
SS
= OSCV
SS
= AV
SS0
= 0 V)
Note
n = 0, 1
T = Prescaler cycle time
BRS: Setting of URTHnCTL2.URTHnBRS[11:0]
Item
Symbol
Conditions
URTHnRXD without
Noise Filter
URTHnRXD with
Noise Filter
Unit
MIN.
MAX.
MIN.
MAX.
URTHnSC cycle time
t
KCYM2
Output
500
500
ns
URTHnSC high level width
t
KWHM2
Output
t
KCYM2
/2 - 20
t
KCYM2
/2 - 20
ns
URTHnSC low level width
t
KWLM2
Output
t
KCYM2
/2 - 20
t
KCYM2
/2
- 20
ns
URTHnRXD setup time
(to URTHnSC
↓
)
t
SRXDM2
Input
T+ 30
3T+ 30
ns
URTHnRXD hold time
(to URTHnSC
↓
)
t
HRXDM2
Input
0
-2T
ns
URTHnTXD output delay
time (to URTHnSC
↓
)
t
DTXDM2
Output
10
10
ns
URTHnTXD output hold
time (to URTHnSC
↑
)
t
HTXDM2
Output
t
KCYM2
/2 - 10
t
KCYM2
/2
- 10
ns
URTHnCTS setup time
(to URTHnTXD)
t
SCTSM2
Input
URTHnCTS
without noise
filter
3T+ 30
3T+ 30
ns
URTHnCTS with
noise filter
5T+ 30
5T+ 30
ns
URTHnRTS output delay
time (to URTHnRXD)
t
DRTSM2
Output
(BRS+1)
T+ 30
(BRS+1)
T+30
ns
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...