
R01UH0336EJ0102 Rev.1.02
Page 655 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 14 Timer Array Unit J (TAUJ)
(c)
Channel output mode
Note
The channel output mode can also be set to channel output mode controlled
by software by setting TAUJnTOE.TAUJnTOEm = 0. TAUJnTTOUTm can then
be controlled independently of the interrupts. For details, see Section 14.8,
Channel Output Modes.
(d)
Simultaneous rewrite
The simultaneous rewrite registers (TAUJnRDE and TAUJnRDM) cannot be
used with the TAUJnTTINm Input Interval Timer Function. Therefore, these
registers should be set to 0.
Table 14-17
Control Bit Settings for Independent Channel Output Mode 1
Bit Name
Setting
TAUJnTOE.TAUJnTOEm
1: Enables Independent Channel Output Mode
TAUJnTO.TAUJnTOm
0: Low level
1: High level
TAUJnTOM.TAUJnTOMm
0: Independent channel output
TAUJnTOC.TAUJnTOCm
0: Operating mode 1 (Toggle mode if
TAUJnTOM.TAUJnTOMm = 0)
TAUJnTOL.TAUJnTOLm
0: Positive logic
Table 14-18
Simultaneous Rewrite Settings for TAUJnTTINm Input Interval Timer
Function
Bit Name
Setting
TAUJnRDE.TAUJnRDEm
0: Disables simultaneous rewrite
TAUJnRDM.TAUJnRDMm
0: When simultaneous rewrite is disabled
(TAUJnRDE.TAUJnRDEm = 0), set these bits to 0
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...