
R01UH0336EJ0102 Rev.1.02
Page 812 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(2)
Interrupt Skipping Operation when TSnPIE = 1 and TSnVIE = 0 in
TSnCTL4 Register (only Peak Interrupt Generation in HT-PWM Mode)
Note
*
Skipped interrupt request
(3)
Interrupt Skipping Operation when TSnPIE = 0 and TSnVIE = 1 in
TSnCTL4 Register (only Valley Interrupt Generation in HT-PWM Mode)
Note
*
Skipped interrupt request
*
*
*
*
*
*
*
*
*
*
*
*
*
*
*
16-bit counter
TSnRCC04 to TSnRCC00 bits = 00
H
(no skipping) INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
TSnRCC04 to TSnRCC00 bits = 01
H
(one mask)
INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
TSnRCC04 to TSnRCC00 bits = 02
H
INTTSG2nTIPEK interrupt
INTTSG2nIVLY interrupt
(two masks)
TSnRCC04 to TSnRCC00 bits = 03
H
(three masks) INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
TSnRCC04 to TSnRCC00 bits = 04
H
INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
(four masks)
16-bit counter
TSnRCC04 to TSnRCC00 bits = 00
H
(no skipping) INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
TSnRCC04 to TSnRCC00 bits = 01
H
(one mask)
INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
TSnRCC04 to TSnRCC00 bits = 02
H
INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
(two masks)
TSnRCC04 to TSnRCC00 bits = 03
H
(three masks) INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
TSnRCC04 to TSnRCC00 bits = 04
H
INTTSG2nIPEK interrupt
INTTSG2nIVLY interrupt
(four masks)
*
*
*
*
*
*
*
*
*
*
*
*
*
*
*
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...