
R01UH0336EJ0102 Rev.1.02
Page 400 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
13.2 Functional Overview
Features summary
TAUB has the following functions:
• 16 channels
• 16-bit counter and 16-bit data register per channel
• Independent channel operation
• Synchronous channel operation (master and slave operations)
• Generation of different types of output signals
• Counter can be triggered by external signal
• Interrupt generation
The following figure shows the main components of the TAUB.
Figure 13-2
Block Diagram of the TAUB
The prefix "TAUBn" has been omitted from the register names for the sake of
brevity in the above figure.
15bit Counter(fx/2 to fx/2
15
)
Prescaler Block
PCLK
Selector
Selector
Selector
Selector
PRS03-00
PRS13-10
PRS23-20
PRS33-30
CK0
CK1
CK2
CK3
Simultaneous Rewrite Trigger from Upper
Start Trigger from Master
INT from Master
INT from Upper
Clock
Selector
CKENm
Edge
Detector
TINm
SSTm
Count
Clock
Selector
Trigger
Selector
sel
sel
UpDown Signal from Master
sel
CMORm:
STS2-0
CMORm:
CCS1-0
CMORm:
CKS1-0
CMURm:
TIS1-0
CMORm:
MD4-0
TSm
TTm
TOm
TDEm
INT from Lower
TDLm
TDLm
TOMm
TOCm
TOLm
TOEm
TOUTm
TOEm
TO Controller
INT
Controller
Controller
CNTm:16bit Count register
INTm
TEm
CDENm
CDRm:16bit Data register
CSRm:
CSF/OVF
CSCm:
CLOV
Up/Down Count
Controller
Simultaneous
Rewrite Controller
RSFm
RDTm
RDMm
RDSm
RDEm
UDCm
Simultaneous Rewrit e Trigger to Lower
INT Signal to Lower/Upper
CHm Block
Up Down Signal to Slave
INT to Slave
Start Trigger to Slave
CMORm:
MAS
TOLm
TEm
(fx)
RDCm
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...