
R01UH0336EJ0102 Rev.1.02
Page 1457 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 24 Peripheral Interconnection (PIC)
(2)
Timer I/O Control Register 50 (PIC0REG50)
PIC0REG50 is an 16-bit register that selects the timer input signal to control
the three-phase encoder.
Access
This register can be read/written in 16-bit units.
Address
FF81 C0F8
H
Initial value
00
H
This register is initialized by any reset.
Caution
The bit might be defined to 0 by other timer connection functions. In that case,
apply the bit definition of the corresponding timer connection function.
15
14
13
12
11
10
9
8
0
0
0
0
0
0
0
0
R
R
R
R
R
R
R
R
7
6
5
4
3
2
1
0
0
0
0
0
0
0
0
PIC0RE
G500
R
R
R
R
R
R
R
R/W
Table 24-45
PIC0REG50 Contents
Bit Position
Bit Name
Function
0
PIC0REG500
Selects TSG20PTSI0 to TSG20PTSI2 pin input.
0: TSG20PTSI0 to TSG20PTSI2 pins are selected.
1: Setting is prohibited.
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...