
R01UH0336EJ0102 Rev.1.02
Page 1339 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 23 A/D Converter
(4)
ADCAnSTR0 – A/D Converter Result Upper/Lower Limit Comparison
Error Flag
This register indicates the error status of the latest A/D conversion result check
for the channels set in ADCAnCTL2. This allows to check which A/D
conversion results are outside the specified range.
For details, refer to Section 23.3.10, Result Check Functions.
Access
This register can be read in 32-bit units.
Address
<ADCAn_base1> + 24
H
Initial value
0000 0000
H
This register is initialized by any reset.
Note
The value of ADCAnSTR0.ADCAnRCEm is reflected in the following A/D
conversion result error flag.
• The error flag in the A/D converter conversion result register for channel m
(ADCAnCmCR.ADCAnCmER0)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
0
0
0
0
0
0
0
0
ADCAnRCE[23:16]
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
ADCAnRCE[15:00]
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
R
Table 23-30
ADCAnSTR0 Register Contents
Bit Position
Bit Name
Function
23 to 0
ADCAn
RCE[23:00]
Indicates whether the A/D conversion result is within the specified range:
0: The conversion result is within the specified range
1: One or more conversion results are out of the specified range
This error flag is cleared when ADCAnSTC0.ADCAnRCECm is set to 1.
Note: The bits corresponding to the channels that are not implemented in this
product should be cleared to 0 (for the applicable bits, refer to the
Number of analog input pins fields in the table in Section 23.1, ADCA
Features).
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...