
R01UH0336EJ0102 Rev.1.02
Page 1019 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 19 Timer Option Module (TAPA)
(2)
Hi-Z Output Control Register 2 (PIC0HIZCEN2)
This register selects input signals to control Hi-Z output.
Access
This register can be read/written in 8-bit units.
Address
FF81 C088
H
Initial value
00
H
This register is initialized by a reset from any source.
Caution 1.
Set the PIC0HIZCEN2 register before enabling asynchronous Hi-Z control.
Caution 2. When the INTADCA0TERR interrupt signal , ERROROUT signal and
INTTSG20IER interrupt signal is selected, select the rising edge
(TAPA2CTL0.TAPA2DCN, TAPA2DCP = 01) as the valid edge.
Note
Set the undefined bits in PIC0HIZCEN2 to 0.
7
6
5
4
3
2
1
0
0
PIC0HIZ
CEN26
PIC0HIZ
CEN25
0
PIC0HIZ
CEN23
0
0
PIC0HIZ
CEN20
R
R/W
R/W
R
R/W
R
R
R/W
Table 19-7
Contents of the PIC0HIZCEN2 Register
Bit Position
Bit Name
Function
6
PIC0HIZCEN26
Enables and disables Hi-Z output control by the INTADCA0TERR interrupt
signal.
0: Disabled
1: Enabled
5
PIC0HIZCEN25
Enables and disables Hi-Z output control by the ERROROUT signal.
0: Disabled
1: Enabled
3
PIC0HIZCEN23
Enables and disables Hi-Z output control by the INTTSG20IER interrupt
signal.
0: Disabled
1: Enabled
0
PIC0HIZCEN20
Enables and disables Hi-Z output control by input to the ESO2 pin.
0: Disabled
1: Enabled
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...