
R01UH0336EJ0102 Rev.1.02
Page 848 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
(4)
16-Bit Counter Operation in HT-PWM Mode
The 16-bit counter is initialized to 0000
H
and the value of TSnDTC0 is loaded
immediately after starting the TSG2n timer operation (TSnTRG0.TSnTS = 1).
Afterwards, counting is done by +2. After 16-bit counter reaches the value of
T TSnDTC0, counting is done by -2.
Figure 15-84 shows 16-bit counter operation.
Figure 15-47
Example of 16-Bit Counter Operation in HT-PWM Mod
Note
Minimum 16-bit counter value: TSnDTC0
Maximum 16-bit counter value: T TSnDTC0
Carrier period: TSnCMP0 x count clock period (PCLK)
+2 counts
-2 counts
TSnTRG0.TSnTS = 1
16-bit counter
FFFE
H
T T TS0DTC1
T TSnDTC0
TSnDTC0
0000
H
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...