
R01UH0336EJ0102 Rev.1.02
Page 590 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
(f)Inhibited INTTAUBnIm to set TAUBnTTOUTm negative phase period
The following settings apply to the diagram below:
• Slave channel 2:
– Positive logic (TAUBnTOL.TOLm = 0 )
• Slave channel 3:
– Negative logic (TAUBnTOL.TOLm = 1)
Figure 13-90
TAUBnCDRm (master) = 0005
H
, TAUBnCDRm (slave 2) = 0001
H
,
TAUBnCDRm (slave 3) = 0001
H
PWM signal width (negative phase)
=
carrier cycle
Slave 2
Slave 3
Master
Slave 2
Slave 1
CDRm
(slave 3)
load
CDRm
(slave 3)
load
CDRm
(slave 3)
load
CDRm
(slave 3)
load
CDRm
(slave 2)
load
CDRm
(slave 2)
load
CDRm
(master) + 1
INT (slave 2)
INT (slave 3)
INT (slave 2)
INT (slave 3)
INT (slave 2) Set
INT (slave 3) Reset
INT (slave 2)
Concurrent occurrence =
Set takes priority
No change
Slave 3
0001H
0000H
0000H
TAUBnCNTm
(master)
INTTAUBnIm
(master)
TAUBnTTOUTm
(master)
TAUBnCNTm
(slave 2)
INTTAUBnIm
(slave 2)
TAUBnCNTm
(slave 3)
INTTAUBnIm
(slave 3)
TAUBnTTOUTm
Slave 2 + 3
TAUBnTTOUTm
(slave 2)
[TAUBnTDL.
TAUBnTDLm = 0]
TAUBnTTOUTm
(slave 3)
[TAUBnTDL.
TAUBnTDLm = 1]
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...