
R01UH0336EJ0102 Rev.1.02
Page 429 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 13 Timer Array Unit B (TAUB)
13.10 TAUBnTTOUTm Output and INTTAUBnIm
Generation when Counter Starts or Restarts
(TAUBnMD0 bit)
When the counter starts, it is possible to specify whether an INTTAUBnIm is to
be generated using the TAUBnCMORm.TAUBnMD0 bit. The effect of the bit
depends on the selected mode, as shown in the following table. The effects of
INTTAUBnIm on TAUBnTTOUTm depend on the selected channel operation
function.
Note
As an example see Figure 13-22, Forced Restart Operation
(TAUBnCMORm.TAUBnMD0 = 1), TAUBnCMORm.TAUBnMD0 = 1 and
Figure 13-22, Forced Restart Operation (TAUBnCMORm.TAUBnMD0 = 1)
TAUBnMD0 bit cannot be changed during count operation
(TAUBnTE.TAUBnTEm = 1)
Refer to Table 13-126, Description of TAUBnCMORm Register for the role of
the TAUBnMD0 bit as well.
Figure 13-14
INTTAUBnIm Generated When Counter Starts
Table 13-11
Effect of CMOR.TAUBnMD0 Bit on Generation of INTTAUBnIm when
Counter Is Triggered
Mode
TAUBnCMOR.
MD0 Bit
INTTAUBnIm Generated when
Counter Is Started/Restarted or
Triggered by TINm Input Signal
Interval timer mode
Capture mode
Count capture mode
0
Not generated
1
Generated
Capture and one-count mode
Capture and gate count mode
Event count mode
Up/down count mode
0
Not generated
One-count mode
0/1
Not generated, regardless of
setting of
TAUBnCMORm.TAUBnMD0 bit
Pulse one-count mode
Generated, regardless of setting of
TAUBnCMORm.TAUBnMD0 bit
Count operation start
When TAUBnCMORm.TAUBnMD0 is set to 1,
INTTAUBnIm is generated when the counter starts.
TAUBnTE.TAUBnTEm
INTTAUBnIm
TAUBnTTOUTm
TAUBnCNTm
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...