
R01UH0336EJ0102 Rev.1.02
Page 834 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 15 TSG2 (TSG20)
When TSnCMP0-TSnCMP2 are rewritten, and TSG2nO1 is output
(TSnIOC0.TSnTOE1 = 1, TSnIOC2.TSnOL1 = 0)
Figure 15-41
Example of Basic Operation Timing of PWM Mode (2/2)
Note 1.
The TSnCMP0 buffer register is not reloaded, because TSnCMP1 register was
not rewritten.
Note 2.
Equivalent writing
Note 1.
D00, D01, D02, and D03: Set point of TSnCMP0 (0000
H
- FFFF
H
)
D10, D11, D12, and D13: Set point of TSnCMP1 (0000
H
- FFFF
H
)
D20, D21, D22, and D23: Set point of TSnCMP2 (0000
H
- FFFF
H
)
Note 2.
Outputs from TSG2nO2 to TSG2nO6 behave similarly to the TSG2nO1 pin.
Note 3.
∆
: Write access
16-bit counter
TSnCMP0
buffer register
TSnCMP2
buffer register
TSG2nO1 pin
Reload
Reload
Reload
FFFF
H
0000
H
0000
H
*
1
*
2
0000
H
D
22
TSnCMP1
buffer register
TSnTS
TSnCMP0
0000
H
TSnCMP2
TSnCMP1
TSnRSF
D
10
D
10
D
20
D
20
D
00
D
00
D
01
D
02
D
01
D
22
D
21
D
21
D
11
D
12
D
12
D
22
D
23
D
23
D
02
D
03
D
03
D
11
D
12
D
12
D
20
D
10
D
00
D
21
D
11
D
01
D
01
D
11
D
21
D
02
D
12
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...