
R01UH0336EJ0102 Rev.1.02
Page 1322 of 1538
Jul 17, 2014
V850E2/PG4-L
Section 23 A/D Converter
(7)
ADCAnSMCNT - A/D Converter Sampling Count Register
This register specifies the sum of discharge time and sampling time.
Access
This register can be read/written in 8-bit units.
It can only be written when the A/D converter is disabled
(ADCAnCTL0.ADCAnCE = 0).
Address
<ADCAn_base0> + 12C
H
Initial value
3C
H
This register is initialized by any reset.
(8)
ADCAnSHHWCNT - A/D Converter Channel S/H Wait Count Register
Specifies the time after the analog input is sampled until the value held is
output to the common S/H circuit. Set this register, when the channel S/H
function is enabled. If it is disabled, setting this register is ignored.
Access
This register can be read/written in 8-bit units.
It can only be written when the A/D converter is disabled
(ADCAnCTL0.ADCAnCE = 0).
Address
<ADCAn_base0> + 130
H
Initial value
0A
H
This register is initialized by any reset.
7
6
5
4
3
2
1
0
ADCAnADNSMP[7:0]
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Table 23-13
ADCAnSMCNT Register Contents
Bit Position
Bit Name
Function
7 to 0
ADCAn
ADNSMP
[7:0]
Specifies the sum of discharge time and sampling time.
For detail of the times, see Table 23-3, Total Conversion Times (10- and 12-
bit Resolution)
7
6
5
4
3
2
1
0
0
0
0
ADCAnSHHWCNT[4:0]
R
R
R
R/W
R/W
R/W
R/W
R/W
Table 23-14
ADCAnSHHWCNT Register Contents
Bit Position
Bit Name
Function
4 to 0
ADCAn
SHHWCNT
[4:0]
Specifies the hold wait time of channel S/H.
For detail of the times, see Table 23-3, Total Conversion Times (10- and 12-
bit Resolution)
Содержание V850 Series
Страница 1556: ...V850E2 PG4 L R01UH0336EJ0102 Back Cover ...